SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one EDP module integrated in the device MAIN domain. Figure 6-1 shows the integration of EDP0.
Table 12-538 through Table 12-540 summarize the integration of EDP0 in the device MAIN domain.
Module Instance | Attributes | ||||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
EDP0 (with AUXPHY0) | PSC0 | PD2 | LPSC51 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
EDP0 | EDP_DPTX_CLK | MAIN_SYSCLK0 / 4 | PLLCTRL0 | EDP0 main clock. To enable a reset isolation clock selection for the EDP0, the source clock can be dynamically switched to the MAIN_PLL2_HSDIV7_CLKOUT on a warm reset event, by configuring the CTRLMMR_EDP0_CLK_CTRL[8] DSI_CLK_DYN_SWTCH_DIS register bit in the device Control Module. |
MAIN_PLL2_HSDIV7_CLKOUT | PLL2_HSDVI7 | |||
EDP_DPI_2_CLK | DSS_DPI_0_OUT_PCLK | DISPC0 | EDP0 video stream pixel clocks. | |
EDP_DPI_2_2X_CLK | DSS_DPI_0_OUT_PCLK_2X | |||
EDP_DPI_3_CLK | DSS_DPI_1_OUT_PCLK | |||
EDP_DPI_4_CLK | DSS_DPI_2_OUT_PCLK | |||
EDP_DPI_5_CLK | DSS_DPI_3_OUT_PCLK | |||
EDP_AIF_I2S_CLK | MCASP10_ACLKX_O | MCASP10 | EDP0 audio stream clock. | |
PHY_LN0_REFCLK | IP1_LN0_REFCLK | SERDES4 | EDP0 lane input clocks. | |
PHY_LN0_TXFCLK | IP1_LN0_TXFCLK | |||
PHY_LN0_TXMCLK | IP1_LN0_TXMCLK | |||
PHY_LN0_RXFCLK | IP1_LN0_RXFCLK | |||
PHY_LN0_RXCLK | IP1_LN0_RXCLK | |||
PHY_LN1_REFCLK | IP1_LN1_REFCLK | |||
PHY_LN1_TXFCLK | IP1_LN1_TXFCLK | |||
PHY_LN1_TXMCLK | IP1_LN1_TXMCLK | |||
PHY_LN1_RXFCLK | IP1_LN1_RXFCLK | |||
PHY_LN1_RXCLK | IP1_LN1_RXCLK | |||
PHY_LN2_REFCLK | IP1_LN2_REFCLK | |||
PHY_LN2_TXFCLK | IP1_LN2_TXFCLK | |||
PHY_LN2_TXMCLK | IP1_LN2_TXMCLK | |||
PHY_LN2_RXFCLK | IP1_LN2_RXFCLK | |||
PHY_LN2_RXCLK | IP1_LN2_RXCLK | |||
PHY_LN3_REFCLK | IP1_LN3_REFCLK | |||
PHY_LN3_TXFCLK | IP1_LN3_TXFCLK | |||
PHY_LN3_TXMCLK | IP1_LN3_TXMCLK | |||
PHY_LN3_RXFCLK | IP1_LN3_RXFCLK | |||
PHY_LN3_RXCLK | IP1_LN3_RXCLK | |||
SERDES4 | IP1_LN0_TXCLK | PHY_LN0_TXCLK | EDP0 | SERDES4 TX return clocks. |
IP1_LN1_TXCLK | PHY_LN1_TXCLK | |||
IP1_LN2_TXCLK | PHY_LN2_TXCLK | |||
IP1_LN3_TXCLK | PHY_LN3_TXCLK | |||
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
EDP0 | EDP_RST_0 | MOD_G_RST | LPSC51 | EDP0 reset. |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
EDP0 | DSS_EDP0_INTR_0 | GIC500_SPI_IN_646 | COMPUTE_CLUSTER0 | EDP0 interrupt request. | Level |
R5FSS0_CORE0_INTR_IN_64 | R5FSS0_CORE0 | Level | |||
R5FSS0_CORE1_INTR_IN_64 | R5FSS0_CORE1 | Level | |||
R5FSS1_CORE0_INTR_IN_64 | R5FSS1_CORE0 | Level | |||
R5FSS1_CORE1_INTR_IN_64 | R5FSS1_CORE1 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_238 | MAIN2MCU_LVL_INTRTR0 | Level | |||
DSS_EDP0_INTR_1 | GIC500_SPI_IN_647 | COMPUTE_CLUSTER0 | EDP0 interrupt request. | Level | |
R5FSS0_CORE0_INTR_IN_65 | R5FSS0_CORE0 | Level | |||
R5FSS0_CORE1_INTR_IN_65 | R5FSS0_CORE1 | Level | |||
R5FSS1_CORE0_INTR_IN_65 | R5FSS1_CORE0 | Level | |||
R5FSS1_CORE1_INTR_IN_65 | R5FSS1_CORE1 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_239 | MAIN2MCU_LVL_INTRTR0 | Level | |||
DSS_EDP0_INTR_2 | GIC500_SPI_IN_648 | COMPUTE_CLUSTER0 | EDP0 interrupt request. | Level | |
R5FSS0_CORE0_INTR_IN_66 | R5FSS0_CORE0 | Level | |||
R5FSS0_CORE1_INTR_IN_66 | R5FSS0_CORE1 | Level | |||
R5FSS1_CORE0_INTR_IN_66 | R5FSS1_CORE0 | Level | |||
R5FSS1_CORE1_INTR_IN_66 | R5FSS1_CORE1 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_240 | MAIN2MCU_LVL_INTRTR0 | Level | |||
DSS_EDP0_INTR_3 | GIC500_SPI_IN_649 | COMPUTE_CLUSTER0 | EDP0 interrupt request. | Level | |
R5FSS0_CORE0_INTR_IN_67 | R5FSS0_CORE0 | Level | |||
R5FSS0_CORE1_INTR_IN_67 | R5FSS0_CORE1 | Level | |||
R5FSS1_CORE0_INTR_IN_67 | R5FSS1_CORE0 | Level | |||
R5FSS1_CORE1_INTR_IN_67 | R5FSS1_CORE1 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_241 | MAIN2MCU_LVL_INTRTR0 | Level | |||
DSS_EDP0_INTR_ASF_0 | ESM0_LVL_IN_230 | ESM0 | EDP0 ASF interrupt requests. | Level | |
DSS_EDP0_INTR_ASF_1 | ESM0_LVL_IN_231 | Level | |||
DSS_EDP0_INTR_ASF_2 | ESM0_LVL_IN_232 | Level | |||
DSS_EDP0_INTR_ASF_3 | ESM0_LVL_IN_233 | Level | |||
DSS_EDP0_INTR_ASF_4 | ESM0_LVL_IN_234 | Level | |||
DSS_EDP0_INTR_ASF_5 | ESM0_LVL_IN_235 | Level | |||
DSS_EDP0_INTR_ASF_6 | ESM0_LVL_IN_236 | Level |