SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes SerDes module integration in the device, including information about clocks, resets, and hardware requests.
Figure 12-196 shows the integration of the SerDes modules in the device.
i = 0 to 3
Table 12-263 through Table 12-265 summarize the integration of SerDes in device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
SERDES0 | PSC0 | PD5 | LPSC64 | CBASS0 |
SERDES1 | PSC0 | PD6 | LPSC65 | CBASS0 |
SERDES2 | PSC0 | PD7 | LPSC66 | CBASS0 |
SERDES3 | PSC0 | PD8 | LPSC67 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
SERDES0 | SERDES0_ICLK | MAIN_SYSCLK0/4 | PLL_CTRL0 | VBUS interface clock |
CMN_REFCLK_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
CMN_REFCLK1_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock 1 from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
SERDES1 | SERDES1_ICLK | MAIN_SYSCLK0/4 | PLL_CTRL0 | VBUS interface clock |
CMN_REFCLK_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
CMN_REFCLK1_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock 1 from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
SERDES2 | SERDES2_ICLK | MAIN_SYSCLK0/4 | PLL_CTRL0 | VBUS interface clock |
CMN_REFCLK_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
CMN_REFCLK1_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock 1 from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
SERDES3 | SERDES3_ICLK | MAIN_SYSCLK0/4 | PLL_CTRL0 | VBUS interface clock |
CMN_REFCLK_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
CMN_REFCLK1_INT | WKUP_HFOSC0_CLK | WKUP_HFOSC0 | Internal reference clock 1 from device sources. Software selectable. See Section 12.2.5.3.1.2 | |
HFOSC1_CLK | HFOSC1 | |||
MAIN_PLL3_HSDIV4_CLKOUT | PLL3 | |||
MAIN_PLL2_HSDIV4_CLKOUT | PLL2 | |||
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
SERDES0 | SERDES0_RST | MOD_G_RST | LPSC64 | SERDES0 LPSC reset |
SERDES1 | SERDES1_RST | MOD_G_RST | LPSC65 | SERDES1 LPSC reset |
SERDES2 | SERDES2_RST | MOD_G_RST | LPSC66 | SERDES2 LPSC reset |
SERDES3 | SERDES3_RST | MOD_G_RST | LPSC67 | SERDES3 LPSC reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
SERDES0 to SERDES3 | - | - | - | No interrupt requests to interrupt controllers | - |
DMA Events | |||||
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
SERDES0 to SERDES3 | - | - | - | No PDMA channels to external DMA engines | - |