SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 11-34 shows the mapping of timesync event sources to PRU_ICSSG1 latch inputs.
Module Event Input | Event Source | Description | Type |
---|---|---|---|
PRU_ICSSG1_PR1_EDC0_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_12 | TIMESYNC_INTRTR0 selectable timesync event 12 | Level |
PRU_ICSSG1_PR1_EDC0_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_13 | TIMESYNC_INTRTR0 selectable timesync event 13 | Level |
PRU_ICSSG1_PR1_EDC1_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_14 | TIMESYNC_INTRTR0 selectable timesync event 14 | Level |
PRU_ICSSG1_PR1_EDC1_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_15 | TIMESYNC_INTRTR0 selectable timesync event 15 | Level |