SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 11-31 shows the mapping of timesync event sources to CMPEVT_INTRTR0 event inputs.
Module Event Input | Event ID | Event Source |
---|---|---|
CMPEVENT_INTRTR0_IN_4 | 4 | PCIE0_PCIE_CPTS_COMP_0 |
CMPEVENT_INTRTR0_IN_5 | 5 | PCIE1_PCIE_CPTS_COMP_0 |
CMPEVENT_INTRTR0_IN_6 | 6 | PCIE2_PCIE_CPTS_COMP_0 |
CMPEVENT_INTRTR0_IN_7 | 7 | PCIE3_PCIE_CPTS_COMP_0 |
CMPEVENT_INTRTR0_IN_8 | 8 | NAVSS0_CPTS0_COMP_0 |
CMPEVENT_INTRTR0_IN_9 | 9 | CPSW0_CPTS_COMP_0 |
CMPEVENT_INTRTR0_IN_10 | 10 | MCU_CPSW0_CPTS_COMP_0 |
CMPEVENT_INTRTR0_IN_16 | 16 | PRU_ICSSG0_PR1_HOST_INTR_REQ_0 |
CMPEVENT_INTRTR0_IN_17 | 17 | PRU_ICSSG0_PR1_HOST_INTR_REQ_1 |
CMPEVENT_INTRTR0_IN_18 | 18 | PRU_ICSSG0_PR1_HOST_INTR_REQ_2 |
CMPEVENT_INTRTR0_IN_19 | 19 | PRU_ICSSG0_PR1_HOST_INTR_REQ_3 |
CMPEVENT_INTRTR0_IN_20 | 20 | PRU_ICSSG0_PR1_HOST_INTR_REQ_4 |
CMPEVENT_INTRTR0_IN_21 | 21 | PRU_ICSSG0_PR1_HOST_INTR_REQ_5 |
CMPEVENT_INTRTR0_IN_22 | 22 | PRU_ICSSG0_PR1_HOST_INTR_REQ_6 |
CMPEVENT_INTRTR0_IN_23 | 23 | PRU_ICSSG0_PR1_HOST_INTR_REQ_7 |
CMPEVENT_INTRTR0_IN_24 | 24 | PRU_ICSSG1_PR1_HOST_INTR_REQ_0 |
CMPEVENT_INTRTR0_IN_25 | 25 | PRU_ICSSG1_PR1_HOST_INTR_REQ_1 |
CMPEVENT_INTRTR0_IN_26 | 26 | PRU_ICSSG1_PR1_HOST_INTR_REQ_2 |
CMPEVENT_INTRTR0_IN_27 | 27 | PRU_ICSSG1_PR1_HOST_INTR_REQ_3 |
CMPEVENT_INTRTR0_IN_28 | 28 | PRU_ICSSG1_PR1_HOST_INTR_REQ_4 |
CMPEVENT_INTRTR0_IN_29 | 29 | PRU_ICSSG1_PR1_HOST_INTR_REQ_5 |
CMPEVENT_INTRTR0_IN_30 | 30 | PRU_ICSSG1_PR1_HOST_INTR_REQ_6 |
CMPEVENT_INTRTR0_IN_31 | 31 | PRU_ICSSG1_PR1_HOST_INTR_REQ_7 |
CMPEVENT_INTRTR0_IN_32 | 32 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_0 |
CMPEVENT_INTRTR0_IN_33 | 33 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_1 |
CMPEVENT_INTRTR0_IN_34 | 34 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_2 |
CMPEVENT_INTRTR0_IN_35 | 35 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_3 |
CMPEVENT_INTRTR0_IN_36 | 36 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_4 |
CMPEVENT_INTRTR0_IN_37 | 37 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_5 |
CMPEVENT_INTRTR0_IN_38 | 38 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_6 |
CMPEVENT_INTRTR0_IN_39 | 39 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_7 |
CMPEVENT_INTRTR0_IN_40 | 40 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_8 |
CMPEVENT_INTRTR0_IN_41 | 41 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_9 |
CMPEVENT_INTRTR0_IN_42 | 42 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_10 |
CMPEVENT_INTRTR0_IN_43 | 43 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_11 |
CMPEVENT_INTRTR0_IN_44 | 44 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_12 |
CMPEVENT_INTRTR0_IN_45 | 45 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_13 |
CMPEVENT_INTRTR0_IN_46 | 46 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_14 |
CMPEVENT_INTRTR0_IN_47 | 47 | PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_15 |
CMPEVENT_INTRTR0_IN_48 | 48 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_0 |
CMPEVENT_INTRTR0_IN_49 | 49 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_1 |
CMPEVENT_INTRTR0_IN_50 | 50 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_2 |
CMPEVENT_INTRTR0_IN_51 | 51 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_3 |
CMPEVENT_INTRTR0_IN_52 | 52 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_4 |
CMPEVENT_INTRTR0_IN_53 | 53 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_5 |
CMPEVENT_INTRTR0_IN_54 | 54 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_6 |
CMPEVENT_INTRTR0_IN_55 | 55 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_7 |
CMPEVENT_INTRTR0_IN_56 | 56 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_8 |
CMPEVENT_INTRTR0_IN_57 | 57 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_9 |
CMPEVENT_INTRTR0_IN_58 | 58 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_10 |
CMPEVENT_INTRTR0_IN_59 | 59 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_11 |
CMPEVENT_INTRTR0_IN_60 | 60 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_12 |
CMPEVENT_INTRTR0_IN_61 | 61 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_13 |
CMPEVENT_INTRTR0_IN_62 | 62 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_14 |
CMPEVENT_INTRTR0_IN_63 | 63 | PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_15 |
CMPEVENT_INTRTR0_IN_64 | 64 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_0 |
CMPEVENT_INTRTR0_IN_65 | 65 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_1 |
CMPEVENT_INTRTR0_IN_66 | 66 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_2 |
CMPEVENT_INTRTR0_IN_67 | 67 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_3 |
CMPEVENT_INTRTR0_IN_68 | 68 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_4 |
CMPEVENT_INTRTR0_IN_69 | 69 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_5 |
CMPEVENT_INTRTR0_IN_70 | 70 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_6 |
CMPEVENT_INTRTR0_IN_71 | 71 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_7 |
CMPEVENT_INTRTR0_IN_72 | 72 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_8 |
CMPEVENT_INTRTR0_IN_73 | 73 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_9 |
CMPEVENT_INTRTR0_IN_74 | 74 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_10 |
CMPEVENT_INTRTR0_IN_75 | 75 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_11 |
CMPEVENT_INTRTR0_IN_76 | 76 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_12 |
CMPEVENT_INTRTR0_IN_77 | 77 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_13 |
CMPEVENT_INTRTR0_IN_78 | 78 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_14 |
CMPEVENT_INTRTR0_IN_79 | 79 | PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_15 |
CMPEVENT_INTRTR0_IN_80 | 80 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_0 |
CMPEVENT_INTRTR0_IN_81 | 81 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_1 |
CMPEVENT_INTRTR0_IN_82 | 82 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_2 |
CMPEVENT_INTRTR0_IN_83 | 83 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_3 |
CMPEVENT_INTRTR0_IN_84 | 84 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_4 |
CMPEVENT_INTRTR0_IN_85 | 85 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_5 |
CMPEVENT_INTRTR0_IN_86 | 86 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_6 |
CMPEVENT_INTRTR0_IN_87 | 87 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_7 |
CMPEVENT_INTRTR0_IN_88 | 88 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_8 |
CMPEVENT_INTRTR0_IN_89 | 89 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_9 |
CMPEVENT_INTRTR0_IN_90 | 90 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_10 |
CMPEVENT_INTRTR0_IN_91 | 91 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_11 |
CMPEVENT_INTRTR0_IN_92 | 92 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_12 |
CMPEVENT_INTRTR0_IN_93 | 93 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_13 |
CMPEVENT_INTRTR0_IN_94 | 94 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_14 |
CMPEVENT_INTRTR0_IN_95 | 95 | PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_15 |