SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one UFS module integrated in the device MAIN domain - UFS0. Figure 1-1 shows the integration of UFS0.
Table 12-397 through Table 12-399 summarize the integration of UFS0 in the device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
UFS0 | PSC0 | PD0 | LPSC26 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
UFS0 | UFS0_HCLK | MAIN_SYSCLK0/2 | PLLCTRL0 | UFS0 Interface Clock |
UFS0_MCLK | HFOSC0_CLKOUT | WKUP_HFOSC0 | UFS0 Reference Clock for the M-PHY
(for more information about clock multiplexing, see CTRLMMR_UFS0_CLKSEL[1-0] MCLK_SEL bit field in Control Module (CTRL_MMR). Default: CTRLMMR_UFS0_CLKSEL[1-0] MCLK_SEL = 0h, HFOSC0_CLKOUT is selected) | |
HFOSC1_CLKOUT | HFOSC1 | |||
MAIN_PLL1_HSDIV6_CLKOUT | PLL1_HSDIV6 | |||
EXT_REFCLK1 | I/O pin | |||
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
UFS0 | UFS0_RST | MOD_G_RST | LPSC26 | UFS0 Module Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
UFS0 | UFS0_UFS_INTR_0 | GIC500_SPI_IN_49 | COMPUTE_CLUSTER0 | UFS0 Interrupt Request | Level |
R5FSS0_INTRTR0_IN_311 | R5FSS0_INTRTR0 | Level | |||
R5FSS1_INTRTR0_IN_311 | R5FSS1_INTRTR0 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_218 | MAIN2MCU_LVL_INTRTR0 | Level | |||
UFS0_UFS_INTR_NONFATAL_0 | ESM0_LVL_IN_94 | ESM0 | UFS0 Non-Fatal Interrupt Request | Level | |
UFS0_UFS_INTR_FATAL_0 | ESM0_LVL_IN_95 | ESM0 | UFS0 Fatal Interrupt Request | Level | |
UFS0_HCLK_ECC_CORR_LVL_0 | ESM0_LVL_IN_96 | ESM0 | UFS0 ECC Correctable Error Interrupt Request | Level | |
UFS0_HCLK_ECC_UNCORR_LVL_0 | ESM0_LVL_IN_97 | ESM0 | UFS0 ECC Uncorrectable Error Interrupt Request | Level |