SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 4-22 shows configuration pins assignment to functions when boot mode is the SPI on OSPI port mode.
The SPI bus will be run at 4.156 MHz.
BOOTMODE Pins | Field | Value | Description | MCU Only=1 Value |
---|---|---|---|---|
6 (7)(1) | Port | 0 | Port 0 | 0 |
1 | Port 1 | |||
5 | Mode | 0 | SPI Mode 0 | 0 |
1 | SPI Mode 3 | |||
4 | Csel | 0 | CS 0 | 0 |
1 | CS 1 |
Table 4-23 summarizes the OSPI pin configuration done by ROM code for SPI boot device on port 0.
Device Pin | Module Signal | Pull Enable | Pull Direction | Driver Index | Rx En/Dis | Tx En/Dis | Pinmux Sel |
---|---|---|---|---|---|---|---|
MCU_OSPI0_CLK0 | MCU_OSPI0_CLK | Disable | Up | 0 | Disable | Enable | 0 |
MCU_OSPI0_LBCLKO | MCU_OSPI0_LBCLKO | Disable | Up | 0 | Enable | Enable | 0 |
MCU_OSPI0_DQS | MCU_OSPI0_DQS | Disable | Up | 0 | Enable | Disable | 0 |
MCU_OSPI0_D0 | MCU_OSPI0_D0 | Enable | Up | 0 | Enable | Enable | 0 |
MCU_OSPI0_D1 | MCU_OSPI0_D1 | Enable | Up | 0 | Enable | Enable | 0 |
MCU_OSPI0_CSn0 | MCU_OSPI0_CSn0 | Enable | Up | 0 | Disable | Enable | 0 |
MCU_OSPI0_CSn1 | MCU_OSPI0_CSn1 | Enable | Up | 0 | Disable | Enable | 0 |
MCU_OSPI1_LBCLK0 | MCU_OSPI0_CSn2 | Enable | Up | 0 | Disable | Enable | 1 |
MCU_OSPI1_DQS | MCU_OSPI0_CSn3 | Enable | Up | 0 | Disable | Enable | 1 |
Table 4-24 summarizes the OSPI pin configuration done by ROM code for SPI boot device on port 1.
Device Pin | Module Signal | Pull Enable | Pull Direction | Driver Index | Rx En/Dis | Tx En/Dis | Pinmux Sel |
---|---|---|---|---|---|---|---|
MCU_OSPI1_CLK0 | MCU_OSPI1_CLK | Disable | Up | 0 | Disable | Enable | 0 |
MCU_OSPI1_LBCLKO | MCU_OSPI1_LBCLKO | Disable | Up | 0 | Enable | Enable | 0 |
MCU_OSPI1_D0 | MCU_OSPI1_D0 | Enable | Up | 0 | Enable | Enable | 0 |
MCU_OSPI1_D1 | MCU_OSPI1_D1 | Enable | Up | 0 | Enable | Enable | 0 |
MCU_OSPI1_CSn0 | MCU_OSPI1_CSn0 | Enable | Up | 0 | Disable | Enable | 0 |
MCU_OSPI1_CSn1 | MCU_OSPI1_CSn1 | Enable | Up | 0 | Disable | Enable | 0 |