SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The DMPAC SDE and DOF cores run independent hardware processing and data transfer (via UTC/UDMA) threads in order to process stereo and optical flow simultaneously. The thread management is flexible and supports different top level settings of resolution, frame rate, DDR data buffer address etc.
The HTS module for DMPAC is used to implement the thread management and control triggering of processing threads within the DMPAC. It is also used to manage message transfer and control between DMPAC and external SoC level components like VPAC and DSP. For more details on the HTS for DMPAC, see Hardware Accelerator (HWA) Thread Scheduler (HTS).