SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 5-6 shows the R5FSS0_INTRTR0 integration.
Table 9-33 through Table 9-35 summarize the R5FSS0_INTRTR0 integration.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
R5FSS0_INTRTR0 | PSC0 | PD0 | LPSC0 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
R5FSS0_INTRTR0 | R5FSS0_INTRTR0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | Module functional and interface clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
R5FSS0_INTRTR0 | R5FSS0_INTRTR0_RST | MOD_G_RST | LPSC0 | Module hardware reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
R5FSS0_INTRTR0 | R5FSS0_INTROUTER0_OUTL_[255:0] | R5FSS0_INTR_IN_[511:256] | R5FSS0 | Module interrupt outputs [255:0] | Pulse |
Table 9-26 lists only the R5FSS0_INTRTR0 interrupt outputs. The mapping of interrupt sources to R5FSS0_INTRTR0 interrupt inputs is presented in .