SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 6-133 captures the programming parameters and the programming model of the Edge Enahncer module.
UMQN implies M bits with N bits of fraction and M-N bits of Integer.
For more information, see Edge Enhancer Registers.
Parameter Name | New Precision | Tuning Methodology |
---|---|---|
VISS_FCP_EE_EE_CFG_0[12-0] WIDTH | 13 bits | Width of the image |
VISS_FCP_EE_EE_CFG_0[28-16] HEIGHT | 13 bits | Height of the image |
VISS_FCP_EE_EE_ENABLE[0] YEE_ENABLE | 1 | Enable Module |
VISS_FCP_EE_YEE_SHIFT[5-0] YEE_SHIFT | U6 | - |
VISS_FCP_EE_YEE_COEF_R0/1/2_C0/1/2[9-0] YEE_COEF_R0/1/2_C0/1/2 | Signed 10 | - |
VISS_FCP_EE_YEE_E_THR[9-0] YEE_E_THR | U10 | Shrink Threshold before LUT, scale by 16× |
VISS_FCP_EE_YEE_MERGESEL[0] YEE_MERGESEL | 1 bit | Mergesel: Off(0), On(1) |
VISS_FCP_EE_YES_E_HAL[0] YES_E_HAL | 1 bit | Halo Reduction; Off(0)/ On(1) |
VISS_FCP_EE_YES_G_GAIN[7-0] YES_G_GAIN | U8Q6 | Usually 1.5 times YES_E_GAIN |
VISS_FCP_EE_YES_G_OFT[9-0] YES_G_OFT | U10 | Scale by 16 |
VISS_FCP_EE_YES_E_GAIN[11-0] YES_E_GAIN | U12Q6 | Same as previous |
VISS_FCP_EE_YES_E_THR1[15-0] YES_E_THR1 | U16Q6 | Scale by 16 |
VISS_FCP_EE_YES_E_THR2[9-0] YES_E_THR2 | U10 | Scale by 16 |