SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Figure 6-65 and Figure 10-20 show the top-level integration of MCU_NAVSS0 in the device.
Table 10-108 and Table 10-109 summarize the integration of the module in the device.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
MCU_NAVSS0 | WKUP_PSC0 | PD0 | LPSC0 | MCU_CBASS0 PSI-L |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
MCU_NAVSS0 | MODSS_VBUS_D2_CLK | MCU_SYSCLK0/3 | MCU_PLL_CTRL0 | MODSS config interface clock. This clock is used for MCU_NAVSS modules (MODSS). |
UDMASS_VBUS_D2_CLK | MCU_SYSCLK0/3 | MCU_PLL_CTRL0 | UDMASS config interface clock. This clock is used for UDMASS modules. | |
CPSW0_CLK | MCU_SYSCLK0/3 | MCU_PLL_CTRL0 | CPSW0 PSI-L interface clock | |
PDMA_MCU0_CLK | MCU_SYSCLK0/6 | MCU_PLL_CTRL0 | PDMA_MCU0 PSI-L interface clock | |
PDMA_MCU1_CLK | MCU_SYSCLK0/6 | MCU_PLL_CTRL0 | PDMA_MCU1 PSI-L interface clock | |
PDMA_MCU2_CLK | MCU_SYSCLK0/6 | MCU_PLL_CTRL0 | PDMA_MCU2 PSI-L interface clock | |
PDMA_ADC_CLK | MCU_SYSCLK0/3 | MCU_PLL_CTRL0 | PDMA_ADC PSI-L interface clock | |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
MCU_NAVSS0_MODSS | MODSS_RST | MOD_G_RST | WKUP_LPSC0 | MODSS hardware reset |
MCU_NAVSS0_UDMASS | UDMASS_RST | MOD_G_RST | WKUP_LPSC0 | UDMASS hardware reset. Same as MODSS reset. |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCU_NAVSS0 | INTR_ROUTER0_OUTL_INT[31:0] | CORE0_INT[95:64] | MCU_R5FSS_CORE0 | Interrupts to MCU R5FSS Core 0 | Level |
INTR_ROUTER0_OUTL_INT[64:32] | CORE1_INT[95:64] | MCU_R5FSS_CORE1 | Interrupts to MCU R5FSS Core 1 | Level | |
MODSS_ECC_SEC_PEND | LVL_IN[40] | MCU_ESM0 | SEC interrupt from MODSS ECC_AGGR0 | Level | |
MODSS_ECC_DED_PEND | LVL_IN[41] | MCU_ESM0 | DED interrupt from MODSS ECC_AGGR0 | Level | |
UDMASS_ECC_SEC_PEND | LVL_IN[42] | MCU_ESM0 | SEC interrupt from UDMASS ECC_AGGR0 | Level | |
UDMASS_ECC_DED_PEND | LVL_IN[43] | MCU_ESM0 | DED interrupt from UDMASS ECC_AGGR0 | Level | |
Inbound Events | |||||
Module Instance | DMA Event | DMA Event Input | Destination | Description | Type |
MCU_NAVSS0 | WKUP_GPIOMUX_OUTP[19:12] | L2G_EVENT_PEND0[11:4] | MCU_INTR_AGGR0 | External L2G inputs into INTR_AGGR0. 4 MCRC events + 8 external. | Level |
EVENT_PEND_INTR[3:0] | L2G_EVENT_PEND0[3:0] |