SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There is one GPU0 module integrated in the device MAIN domain. Figure 6-37 shows the integration of GPU0.
Table 6-87 through Table 6-89 summarize the integration of GPU0 in the device MAIN domain.
Module Instance | Attributes | ||||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
GPU0 | MAIN_PSC | PD20 (GPU_COMMON) | LPSC86 | CBASS0 | |
PD21 (GPU_CORE) | LPSC88 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
GPU0 | GPU0_CLK | MAIN_PLL6_HSDIV0_CLKOUT | PLL6 | GPU0 configuration clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
GPU0 | GPU0_RST_0 | MOD_G_RST | LPSC86 | GPU0 reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
GPU0 | GPU0_MISC_0_IRQ_0 | GIC500_SPI_IN_56 | COMPUTE_CLUSTER0 | GPU0 interrupt request | Level |
C66SS0_INTRTR0_IN_88 | C66SS0_INTRTR0 | Level | |||
C66SS1_INTRTR0_IN_88 | C66SS1_INTRTR0 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_312 | MAIN2MCU_LVL_INTRTR0 | Level | |||
R5FSS1_CORE0_INTR_IN_40 | R5FSS1_CORE0 | Level | |||
R5FSS1_CORE1_INTR_IN_40 | R5FSS1_CORE1 | Level | |||
R5FSS0_CORE0_INTR_IN_40 | R5FSS0_CORE0 | Level | |||
R5FSS0_CORE1_INTR_IN_40 | R5FSS0_CORE1 | Level | |||
GLUELOGIC_GPU_GPIO_REQACK_GLUE_GPU_GPIO_ACKINT_LVL_0 | GIC500_SPI_IN_55 | COMPUTE_CLUSTER0 | GPU0 GPIO acknowledged interrupt request | Level | |
C66SS0_INTRTR0_IN_115 | C66SS0_INTRTR0 | Level | |||
C66SS1_INTRTR0_IN_115 | C66SS1_INTRTR0 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_311 | MAIN2MCU_LVL_INTRTR0 | Level | |||
R5FSS1_CORE0_INTR_IN_49 | R5FSS1_CORE0 | Level | |||
R5FSS1_CORE1_INTR_IN_49 | R5FSS1_CORE1 | Level | |||
R5FSS0_CORE0_INTR_IN_49 | R5FSS0_CORE0 | Level | |||
R5FSS0_CORE1_INTR_IN_49 | R5FSS0_CORE1 | Level | |||
GLUELOGIC_GPU_GPIO_REQACK_GLUE_GPU_GPIO_REQINT_LVL_0 | GIC500_SPI_IN_54 | COMPUTE_CLUSTER0 | GPU0 GPIO interrupt request | Level | |
C66SS0_INTRTR0_IN_114 | C66SS0_INTRTR0 | Level | |||
C66SS1_INTRTR0_IN_114 | C66SS1_INTRTR0 | Level | |||
MAIN2MCU_LVL_INTRTR0_IN_310 | MAIN2MCU_LVL_INTRTR0 | Level | |||
R5FSS1_CORE0_INTR_IN_48 | R5FSS1_CORE0 | Level | |||
R5FSS1_CORE1_INTR_IN_48 | R5FSS1_CORE1 | Level | |||
R5FSS0_CORE0_INTR_IN_48 | R5FSS0_CORE0 | Level | |||
R5FSS0_CORE1_INTR_IN_48 | R5FSS0_CORE1 | Level | |||
GPU0_DFT_PBIST_0_DFT_PBIST_CPU_0 | MCU_R5FSS0_CORE0_INTR_IN_304 | MCU_R5FSS0_CORE0 | GPU0 DFT PBIST request | Level | |
MCU_R5FSS0_CORE1_INTR_IN_304 | MCU_R5FSS0_CORE1 | Level |