SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
There are eight MCSPI modules integrated in the device MAIN domain - MCSPI0 through MCSPI7. Figure 6-4 shows their integration in the device.
Table 12-65 through Table 12-67 summarize the integration of MCSPI0 through MCSPI7 in device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
MCSPI0 | PSC0 | PD0 | LPSC7 | CBASS0 |
MCSPI1 | PSC0 | PD0 | LPSC7 | CBASS0 |
MCSPI2 | PSC0 | PD0 | LPSC7 | CBASS0 |
MCSPI3 | PSC0 | PD0 | LPSC7 | CBASS0 |
MCSPI4 | PSC0 | PD0 | LPSC7 | CBASS0 |
MCSPI5 | PSC0 | PD0 | LPSC7 | CBASS0 |
MCSPI6 | PSC0 | PD0 | LPSC7 | CBASS0 |
MCSPI7 | PSC0 | PD0 | LPSC7 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
MCSPI0 | MCSPI0_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI0 Interface Clock |
MCSPI0_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI0 Functional Clock | |
MCSPI1 | MCSPI1_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI1 Interface Clock |
MCSPI1_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI1 Functional Clock | |
MCSPI2 | MCSPI2_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI2 Interface Clock |
MCSPI2_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI2 Functional Clock | |
MCSPI3 | MCSPI3_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI3 Interface Clock |
MCSPI3_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI3 Functional Clock | |
MCSPI4 | MCSPI4_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI4 Interface Clock |
MCSPI4_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI4 Functional Clock | |
MCSPI5 | MCSPI5_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI5 Interface Clock |
MCSPI5_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI5 Functional Clock | |
MCSPI6 | MCSPI6_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI6 Interface Clock |
MCSPI6_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI6 Functional Clock | |
MCSPI7 | MCSPI7_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | MCSPI7 Interface Clock |
MCSPI7_FCLK | MAIN_PLL0_HSDIV5_CLKOUT | PLL0_HSDIV | MCSPI7 Functional Clock | |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
MCSPI0 | MCSPI0_RST | MOD_G_RST | LPSC7 | MCSPI0 Asynchronous Reset |
MCSPI0_POR_RST | MOD_POR_RST | LPSC7 | MCSPI0 Power-On Reset | |
MCSPI1 | MCSPI1_RST | MOD_G_RST | LPSC7 | MCSPI1 Asynchronous Reset |
MCSPI1_POR_RST | MOD_POR_RST | LPSC7 | MCSPI1 Power-On Reset | |
MCSPI2 | MCSPI2_RST | MOD_G_RST | LPSC7 | MCSPI2 Asynchronous Reset |
MCSPI3_POR_RST | MOD_POR_RST | LPSC7 | MCSPI2 Power-On Reset | |
MCSPI3 | MCSPI3_RST | MOD_G_RST | LPSC7 | MCSPI3 Asynchronous Reset |
MCSPI3_POR_RST | MOD_POR_RST | LPSC7 | MCSPI3 Power-On Reset | |
MCSPI4 | MCSPI4_RST | MOD_G_RST | LPSC7 | MCSPI4 Asynchronous Reset |
MCSPI4_POR_RST | MOD_POR_RST | LPSC7 | MCSPI4 Power-On Reset | |
MCSPI5 | MCSPI5_RST | MOD_G_RST | LPSC7 | MCSPI5 Asynchronous Reset |
MCSPI5_POR_RST | MOD_POR_RST | LPSC7 | MCSPI5 Power-On Reset | |
MCSPI6 | MCSPI6_RST | MOD_G_RST | LPSC7 | MCSPI6 Asynchronous Reset |
MCSPI6_POR_RST | MOD_POR_RST | LPSC7 | MCSPI6 Power-On Reset | |
MCSPI7 | MCSPI7_RST | MOD_G_RST | LPSC7 | MCSPI7 Asynchronous Reset |
MCSPI7_POR_RST | MOD_POR_RST | LPSC7 | MCSPI7 Power-On Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCSPI0 | MCSPI0_INTR_SPI_0 | GIC500_SPI_IN_216 | COMPUTE_CLUSTER0 | MCSPI0 Interrupt Request | Level |
PRU_ICSSG0_PR1_SLV_INTR_IN_32 | PRU-ICSSG0 | MCSPI0 Interrupt Request | Level | ||
PRU_ICSSG1_PR1_SLV_INTR_IN_32 | PRU-ICSSG1 | MCSPI0 Interrupt Request | Level | ||
C66SS0_INTRTR0_IN_339 | C66SS0_INTRTR0 | MCSPI0 Interrupt Request | Level | ||
C66SS0_INTRTR1_IN_339 | C66SS1_INTRTR0 | MCSPI0 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_48 | MAIN2MCU_LVL_INTRTR0 | MCSPI0 Interrupt Request | Level | ||
R5FSS0_CORE0_INTR_IN_152 | R5FSS0 | MCSPI0 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_152 | |||||
R5FSS1_CORE0_INTR_IN_152 | R5FSS1 | MCSPI0 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_152 | |||||
MCSPI1 | MCSPI1_INTR_SPI_0 | GIC500_SPI_IN_217 | COMPUTE_CLUSTER0 | MCSPI1 Interrupt Request | Level |
PRU_ICSSG0_PR1_SLV_INTR_IN_33 | PRU-ICSSG0 | MCSPI1 Interrupt Request | Level | ||
PRU_ICSSG1_PR1_SLV_INTR_IN_33 | PRU-ICSSG1 | MCSPI1 Interrupt Request | Level | ||
C66SS0_INTRTR0_IN_340 | C66SS0_INTRTR0 | MCSPI1 Interrupt Request | Level | ||
C66SS0_INTRTR1_IN_340 | C66SS1_INTRTR0 | MCSPI1 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_49 | MAIN2MCU_LVL_INTRTR0 | MCSPI1 Interrupt Request | Level | ||
R5FSS0_CORE0_INTR_IN_153 | R5FSS0 | MCSPI1 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_153 | |||||
R5FSS1_CORE0_INTR_IN_153 | R5FSS1 | MCSPI1 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_153 | |||||
MCSPI2 | MCSPI2_INTR_SPI_0 | GIC500_SPI_IN_218 | COMPUTE_CLUSTER0 | MCSPI2 Interrupt Request | Level |
PRU_ICSSG0_PR1_SLV_INTR_IN_34 | PRU-ICSSG0 | MCSPI2 Interrupt Request | Level | ||
PRU_ICSSG1_PR1_SLV_INTR_IN_34 | PRU-ICSSG1 | MCSPI2 Interrupt Request | Level | ||
C66SS0_INTRTR0_IN_341 | C66SS0_INTRTR0 | MCSPI2 Interrupt Request | Level | ||
C66SS0_INTRTR1_IN_341 | C66SS1_INTRTR0 | MCSPI2 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_50 | MAIN2MCU_LVL_INTRTR0 | MCSPI2 Interrupt Request | Level | ||
R5FSS0_INTRTR0_IN_194 | R5FSS0_INTRTR0 | MCSPI2 Interrupt Request | Level | ||
R5FSS1_INTRTR0_IN_194 | R5FSS1_INTRTR0 | MCSPI2 Interrupt Request | Level | ||
MCSPI3 | MCSPI3_INTR_SPI_0 | GIC500_SPI_IN_219 | COMPUTE_CLUSTER0 | MCSPI3 Interrupt Request | Level |
PRU_ICSSG0_PR1_SLV_INTR_IN_35 | PRU-ICSSG0 | MCSPI3 Interrupt Request | Level | ||
PRU_ICSSG1_PR1_SLV_INTR_IN_35 | PRU-ICSSG1 | MCSPI3 Interrupt Request | Level | ||
C66SS0_INTRTR0_IN_16 | C66SS0_INTRTR0 | MCSPI3 Interrupt Request | Level | ||
C66SS1_INTRTR0_IN_16 | C66SS1_INTRTR0 | MCSPI3 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_51 | MAIN2MCU_LVL_INTRTR0 | MCSPI3 Interrupt Request | Level | ||
R5FSS0_INTRTR0_IN_195 | R5FSS0_INTRTR0 | MCSPI3 Interrupt Request | Level | ||
R5FSS1_INTRTR0_IN_195 | R5FSS1_INTRTR0 | MCSPI3 Interrupt Request | Level | ||
MCSPI4 | MCSPI4_INTR_SPI_0 | GIC500_SPI_IN_220 | COMPUTE_CLUSTER0 | MCSPI4 Interrupt Request | Level |
C66SS0_INTRTR0_IN_17 | C66SS0_INTRTR0 | MCSPI4 Interrupt Request | Level | ||
C66SS1_INTRTR0_IN_17 | C66SS1_INTRTR0 | MCSPI4 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_52 | MAIN2MCU_LVL_INTRTR0 | MCSPI4 Interrupt Request | Level | ||
R5FSS0_INTRTR0_IN_196 | R5FSS0_INTRTR0 | MCSPI4 Interrupt Request | Level | ||
R5FSS1_INTRTR0_IN_196 | R5FSS1_INTRTR0 | MCSPI4 Interrupt Request | Level | ||
MCSPI5 | MCSPI5_INTR_SPI_0 | GIC500_SPI_IN_221 | COMPUTE_CLUSTER0 | MCSPI5 Interrupt Request | Level |
C66SS0_INTRTR0_IN_18 | C66SS0_INTRTR0 | MCSPI5 Interrupt Request | Level | ||
C66SS1_INTRTR0_IN_18 | C66SS1_INTRTR0 | MCSPI5 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_53 | MAIN2MCU_LVL_INTRTR0 | MCSPI5 Interrupt Request | Level | ||
R5FSS0_INTRTR0_IN_197 | R5FSS0_INTRTR0 | MCSPI5 Interrupt Request | Level | ||
R5FSS1_INTRTR0_IN_197 | R5FSS1_INTRTR0 | MCSPI5 Interrupt Request | Level | ||
MCSPI6 | MCSPI6_INTR_SPI_0 | GIC500_SPI_IN_222 | COMPUTE_CLUSTER0 | MCSPI6 Interrupt Request | Level |
C66SS0_INTRTR0_IN_19 | C66SS0_INTRTR0 | MCSPI6 Interrupt Request | Level | ||
C66SS1_INTRTR0_IN_19 | C66SS1_INTRTR0 | MCSPI6 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_54 | MAIN2MCU_LVL_INTRTR0 | MCSPI6 Interrupt Request | Level | ||
R5FSS0_INTRTR0_IN_198 | R5FSS0_INTRTR0 | MCSPI6 Interrupt Request | Level | ||
R5FSS1_INTRTR0_IN_198 | R5FSS1_INTRTR0 | MCSPI6 Interrupt Request | Level | ||
MCSPI7 | MCSPI7_INTR_SPI_0 | GIC500_SPI_IN_223 | COMPUTE_CLUSTER0 | MCSPI7 Interrupt Request | Level |
C66SS0_INTRTR0_IN_342 | C66SS0_INTRTR0 | MCSPI7 Interrupt Request | Level | ||
C66SS0_INTRTR1_IN_342 | C66SS1_INTRTR0 | MCSPI7 Interrupt Request | Level | ||
MAIN2MCU_LVL_INTRTR0_IN_55 | MAIN2MCU_LVL_INTRTR0 | MCSPI7 Interrupt Request | Level | ||
R5FSS0_INTRTR0_IN_199 | R5FSS0_INTRTR0 | MCSPI7 Interrupt Request | Level | ||
R5FSS1_INTRTR0_IN_199 | R5FSS1_INTRTR0 | MCSPI7 Interrupt Request | Level | ||
DMA Events | |||||
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
MCSPI0 | MCSPI0_DMA_WRITE_EVENT0 | MCSPI0_TX0 | PDMA1_MISC0 | MCSPI0 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI0_DMA_READ_EVENT0 | MCSPI0_RX0 | PDMA1_MISC0 | MCSPI0 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI0_DMA_WRITE_EVENT1 | MCSPI0_TX1 | PDMA1_MISC0 | MCSPI0 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI0_DMA_READ_EVENT1 | MCSPI0_RX1 | PDMA1_MISC0 | MCSPI0 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI0_DMA_WRITE_EVENT2 | MCSPI0_TX2 | PDMA1_MISC0 | MCSPI0 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI0_DMA_READ_EVENT2 | MCSPI0_RX2 | PDMA1_MISC0 | MCSPI0 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI0_DMA_WRITE_EVENT3 | MCSPI0_TX3 | PDMA1_MISC0 | MCSPI0 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI0_DMA_READ_EVENT3 | MCSPI0_RX3 | PDMA1_MISC0 | MCSPI0 Channel 3 Receive (Read) Request Line | Pulse | |
MCSPI1 | MCSPI1_DMA_WRITE_EVENT0 | MCSPI1_TX0 | PDMA1_MISC0 | MCSPI1 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI1_DMA_READ_EVENT0 | MCSPI1_RX0 | PDMA1_MISC0 | MCSPI1 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI1_DMA_WRITE_EVENT1 | MCSPI1_TX1 | PDMA1_MISC0 | MCSPI1 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI1_DMA_READ_EVENT1 | MCSPI1_RX1 | PDMA1_MISC0 | MCSPI1 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI1_DMA_WRITE_EVENT2 | MCSPI1_TX2 | PDMA1_MISC0 | MCSPI1 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI1_DMA_READ_EVENT2 | MCSPI1_RX2 | PDMA1_MISC0 | MCSPI1 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI1_DMA_WRITE_EVENT3 | MCSPI1_TX3 | PDMA1_MISC0 | MCSPI1 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI1_DMA_READ_EVENT3 | MCSPI1_RX3 | PDMA1_MISC0 | MCSPI1 Channel 3 Receive (Read) Request Line | Pulse | |
MCSPI2 | MCSPI2_DMA_WRITE_EVENT0 | MCSPI2_TX0 | PDMA1_MISC1 | MCSPI2 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI2_DMA_READ_EVENT0 | MCSPI2_RX0 | PDMA1_MISC1 | MCSPI2 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI2_DMA_WRITE_EVENT1 | MCSPI2_TX1 | PDMA1_MISC1 | MCSPI2 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI2_DMA_READ_EVENT1 | MCSPI2_RX1 | PDMA1_MISC1 | MCSPI2 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI2_DMA_WRITE_EVENT2 | MCSPI2_TX2 | PDMA1_MISC1 | MCSPI2 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI2_DMA_READ_EVENT2 | MCSPI2_RX2 | PDMA1_MISC1 | MCSPI2 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI2_DMA_WRITE_EVENT3 | MCSPI2_TX3 | PDMA1_MISC1 | MCSPI2 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI2_DMA_READ_EVENT3 | MCSPI2_RX3 | PDMA1_MISC1 | MCSPI2 Channel 3 Receive (Read) Request Line | Pulse | |
MCSPI3 | MCSPI3_DMA_WRITE_EVENT0 | MCSPI3_TX0 | PDMA1_MISC1 | MCSPI3 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI3_DMA_READ_EVENT0 | MCSPI3_RX0 | PDMA1_MISC1 | MCSPI3 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI3_DMA_WRITE_EVENT1 | MCSPI3_TX1 | PDMA1_MISC1 | MCSPI3 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI3_DMA_READ_EVENT1 | MCSPI3_RX1 | PDMA1_MISC1 | MCSPI3 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI3_DMA_WRITE_EVENT2 | MCSPI3_TX2 | PDMA1_MISC1 | MCSPI3 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI3_DMA_READ_EVENT2 | MCSPI3_RX2 | PDMA1_MISC1 | MCSPI3 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI3_DMA_WRITE_EVENT3 | MCSPI3_TX3 | PDMA1_MISC1 | MCSPI3 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI3_DMA_READ_EVENT3 | MCSPI3_RX3 | PDMA1_MISC1 | MCSPI3 Channel 3 Receive (Read) Request Line | Pulse | |
MCSPI4 | MCSPI4_DMA_WRITE_EVENT0 | MCSPI4_TX0 | PDMA1_MISC2 | MCSPI4 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI4_DMA_READ_EVENT0 | MCSPI4_RX0 | PDMA1_MISC2 | MCSPI4 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI4_DMA_WRITE_EVENT1 | MCSPI4_TX1 | PDMA1_MISC2 | MCSPI4 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI4_DMA_READ_EVENT1 | MCSPI4_RX1 | PDMA1_MISC2 | MCSPI4 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI4_DMA_WRITE_EVENT2 | MCSPI4_TX2 | PDMA1_MISC2 | MCSPI4 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI4_DMA_READ_EVENT2 | MCSPI4_RX2 | PDMA1_MISC2 | MCSPI4 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI4_DMA_WRITE_EVENT3 | MCSPI4_TX3 | PDMA1_MISC2 | MCSPI4 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI4_DMA_READ_EVENT3 | MCSPI4_RX3 | PDMA1_MISC2 | MCSPI4 Channel 3 Receive (Read) Request Line | Pulse | |
MCSPI5 | MCSPI5_DMA_WRITE_EVENT0 | MCSPI5_TX0 | PDMA1_MISC2 | MCSPI5 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI5_DMA_READ_EVENT0 | MCSPI5_RX0 | PDMA1_MISC2 | MCSPI5 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI5_DMA_WRITE_EVENT1 | MCSPI5_TX1 | PDMA1_MISC2 | MCSPI5 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI5_DMA_READ_EVENT1 | MCSPI5_RX1 | PDMA1_MISC2 | MCSPI5 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI5_DMA_WRITE_EVENT2 | MCSPI5_TX2 | PDMA1_MISC2 | MCSPI5 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI5_DMA_READ_EVENT2 | MCSPI5_RX2 | PDMA1_MISC2 | MCSPI5 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI5_DMA_WRITE_EVENT3 | MCSPI5_TX3 | PDMA1_MISC2 | MCSPI5 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI5_DMA_READ_EVENT3 | MCSPI5_RX3 | PDMA1_MISC2 | MCSPI5 Channel 3 Receive (Read) Request Line | Pulse | |
MCSPI6 | MCSPI6_DMA_WRITE_EVENT0 | MCSPI6_TX0 | PDMA1_MISC3 | MCSPI6 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI6_DMA_READ_EVENT0 | MCSPI6_RX0 | PDMA1_MISC3 | MCSPI6 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI6_DMA_WRITE_EVENT1 | MCSPI6_TX1 | PDMA1_MISC3 | MCSPI6 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI6_DMA_READ_EVENT1 | MCSPI6_RX1 | PDMA1_MISC3 | MCSPI6 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI6_DMA_WRITE_EVENT2 | MCSPI6_TX2 | PDMA1_MISC3 | MCSPI6 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI6_DMA_READ_EVENT2 | MCSPI6_RX2 | PDMA1_MISC3 | MCSPI6 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI6_DMA_WRITE_EVENT3 | MCSPI6_TX3 | PDMA1_MISC3 | MCSPI6 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI6_DMA_READ_EVENT3 | MCSPI6_RX3 | PDMA1_MISC3 | MCSPI6 Channel 3 Receive (Read) Request Line | Pulse | |
MCSPI7 | MCSPI7_DMA_WRITE_EVENT0 | MCSPI7_TX0 | PDMA1_MISC3 | MCSPI7 Channel 0 Transmit (Write) Request Line | Pulse |
MCSPI7_DMA_READ_EVENT0 | MCSPI7_RX0 | PDMA1_MISC3 | MCSPI7 Channel 0 Receive (Read) Request Line | Pulse | |
MCSPI7_DMA_WRITE_EVENT1 | MCSPI7_TX1 | PDMA1_MISC3 | MCSPI7 Channel 1 Transmit (Write) Request Line | Pulse | |
MCSPI7_DMA_READ_EVENT1 | MCSPI7_RX1 | PDMA1_MISC3 | MCSPI7 Channel 1 Receive (Read) Request Line | Pulse | |
MCSPI7_DMA_WRITE_EVENT2 | MCSPI7_TX2 | PDMA1_MISC3 | MCSPI7 Channel 2 Transmit (Write) Request Line | Pulse | |
MCSPI7_DMA_READ_EVENT2 | MCSPI7_RX2 | PDMA1_MISC3 | MCSPI7 Channel 2 Receive (Read) Request Line | Pulse | |
MCSPI7_DMA_WRITE_EVENT3 | MCSPI7_TX3 | PDMA1_MISC3 | MCSPI7 Channel 3 Transmit (Write) Request Line | Pulse | |
MCSPI7_DMA_READ_EVENT3 | MCSPI7_RX3 | PDMA1_MISC3 | MCSPI7 Channel 3 Receive (Read) Request Line | Pulse |