SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 11-39 shows the mapping of timesync event sources to PCIE3_CPTS0 hardware push inputs.
Module Event Input | Event Source | Description | Type |
---|---|---|---|
PCIE3_CPTS0_HW1_PUSH | PCIE3_PTM0_CORR_TIME_EVT_0 | PCIE3_PTM0 corrected time event | – |
PCIE3_CPTS0_HW2_PUSH | TIMESYNC_INTRTR0_OUTL_23 | TIMESYNC_INTRTR0 selectable timesync event 21 | Level |