SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The DMPAC can have a maximum of 2 active pipelines at any given time. For more details on the end of pipeline processing for both of these pipelines, see Hardware Accelerator (HWA) Thread Scheduler (HTS).