SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
There are three EQEP modules integrated in the device MAIN domain - EQEP0, EQEP1 and EQEP2.
Figure 12-305 shows the integration of EQEPi.
Table 12-463 through Table 12-465 summarize the integration of EQEP0, EQEP1 and EQEP2 in the device MAIN domain.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
EQEP0 | PSC0 | PD0 | LPSC6 | CBASS0 |
EQEP1 | PSC0 | PD0 | LPSC6 | CBASS0 |
EQEP2 | PSC0 | PD0 | LPSC6 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
EQEP0 | EQEP0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | EQEP0 functional and interface clock |
EQEP1 | EQEP1_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | EQEP1 functional and interface clock |
EQEP2 | EQEP2_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | EQEP2 functional and interface clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
EQEP0 | EQEP0_RST | MOD_G_RST | LPSC6 | Module Reset |
EQEP1 | EQEP1_RST | MOD_G_RST | LPSC6 | Module Reset |
EQEP2 | EQEP2_RST | MOD_G_RST | LPSC6 | Module Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
EQEP0 | EQEP0_EQEP_INT_0 | C66SS0_INTRTR0_IN_47 | C66SS0_INTRTR0 | EQEP0 interrupt | Pulse |
C66SS1_INTRTR0_IN_47 | C66SS1_INTRTR0 | ||||
GIC500_SPI_IN_322 | COMPUTE_CLUSTER0 | ||||
PRU_ICSSG0_PR1_SLV_INTR_IN_24 | PRU_ICSSG0_INTC | ||||
PRU_ICSSG1_PR1_SLV_INTR_IN_24 | PRU_ICSSG1_INTC | ||||
R5FSS0_CORE0_INTR_IN_116 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_116 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_116 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_116 | R5FSS1_CORE1 | ||||
MAIN2MCU_PLS_INTRTR0_IN_13 | MAIN2MCU_PLS_INTRTR0 | ||||
EQEP1 | EQEP1_EQEP_INT_0 | C66SS0_INTRTR0_IN_48 | C66SS0_INTRTR0 | EQEP1 interrupt | Pulse |
C66SS1_INTRTR0_IN_48 | C66SS1_INTRTR0 | ||||
GIC500_SPI_IN_323 | COMPUTE_CLUSTER0 | ||||
PRU_ICSSG0_PR1_SLV_INTR_IN_25 | PRU_ICSSG0_INTC | ||||
PRU_ICSSG1_PR1_SLV_INTR_IN_25 | PRU_ICSSG1_INTC | ||||
R5FSS0_CORE0_INTR_IN_117 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_117 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_117 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_117 | R5FSS1_CORE1 | ||||
MAIN2MCU_PLS_INTRTR0_IN_14 | MAIN2MCU_PLS_INTRTR0 | ||||
EQEP2 | EQEP2_EQEP_INT_0 | C66SS0_INTRTR0_IN_49 | C66SS0_INTRTR0 | EQEP2 interrupt | Pulse |
C66SS1_INTRTR0_IN_49 | C66SS1_INTRTR0 | ||||
GIC500_SPI_IN_324 | COMPUTE_CLUSTER0 | ||||
PRU_ICSSG0_PR1_SLV_INTR_IN_26 | PRU_ICSSG0_INTC | ||||
PRU_ICSSG1_PR1_SLV_INTR_IN_26 | PRU_ICSSG1_INTC | ||||
R5FSS0_CORE0_INTR_IN_118 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_118 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_118 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_118 | R5FSS1_CORE1 | ||||
MAIN2MCU_PLS_INTRTR0_IN_15 | MAIN2MCU_PLS_INTRTR0 |