SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The digital YCbCr interface supports either 8-bit or 16-bit devices. See Table 12-1559 for signals used to configure this mode.
Unlike the BT.656 mode, discrete horizontal sync (CCDC_HD) and vertical sync (CCDC_VD) signals are required. An NTSC/PAL decoder is an example device that can be connected to the YCbCr interface.
Data lines YIN[7-0] or CIN[7-0] are used for input in 8-bit mode. Alternately, two separate devices can be connected; however, only one can be active at any given time. Setting the VPFE_CCDCFG[4] YCINSWP bit determines which set of 8-bit inputs are active.
Data lines YIN[7-0] and CIN[7-0] are used for input in 16-bit mode. Use the VPFE_CCDCFG[4] YCINSWP bit to swap the Y and Cr/Cb data lines.