SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 5-119 lists the control/status bit fields for output clocks.
Clock Output/Divider | Parameter Name | Control/Status Bit Field |
---|---|---|
<PLL_name>_CLKOUT, <PLL_name>_HSDIVj_CLKOUT(1) | Control | <PLL_name>_CTRL[31] BYPASS_EN (For example, MCU_PLL0 - MCU_PLL0_CTRL[31] BYPASS_EN) |
<PLL_name>_HSDIVj_CLKOUT(1) | Control | <PLL_name>_HSDIV_CTRLj15] CLKOUT_EN (For example, MCU_PLL0 - MCU_PLL0_HSDIV_CTRL0[5] CLKOUT_EN and MCU_PLL0_HSDIV_CTRL1[5] CLKOUT_EN) |
<PLL_name>_HSDIVj_CLKOUT(1) | Divider control | <PLL_name>_HSDIV_CTRLj[6-0] HSDIV (For example, MCU_PLL0 - MCU_PLL0_HSDIV_CTRL0[6-0] HSDIV and MCU_PLL0_HSDIV_CTRL1[6-0] HSDIV) |
PLL bypass mux | Control | <PLL_name>_CTRL[16] BYP_ON_LOCKLOSS (For example, MCU_PLL0 - MCU_PLL0_CTRL[16] BYP_ON_LOCKLOSS) |
Enable 4-phase clock generator | Control | <PLL_name>_CTRL[5] CLK_4PH_EN (ignored if <PLL_name>_CTRL[4] CLK_POSTDIV_EN =
0) (For example, MCU_PLL0 - MCU_PLL0_CTRL[5] CLK_4PH_EN) |
Post divide CLK enable | Control | <PLL_name>_CTRL[4] CLK_POSTDIV_EN (For example, MCU_PLL0 - MCU_PLL0_CTRL[4] CLK_POSTDIV_EN) |
Delta-Sigma modulator enable | Control | <PLL_name>_CTRL[1] DSM_EN (For example, MCU_PLL0 - MCU_PLL0_CTRL[1] DSM_EN) |
Enable fractional noise canceling DAC | Control | <PLL_name>_CTRL[0] DAC_EN (For example, MCU_PLL0 - MCU_PLL0_CTRL[0] DAC_EN) |
Clock Output/Divider | Parameter Name | Control/Status Bit Field |
---|---|---|
<PLL_name>_CLK_OUT, <PLL_name>_HSDIVj_CLK_OUT | Control | <PLL_name>_CTRL[31] BYPASS_EN (For example, PLL24 - PLL24_CTRL[31] BYPASS_EN) |