SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes the ECAP external connections (environment).
Figure 10-6 shows the ECAP interface signals.
Table 12-404 describes the ECAP I/O signals.
Module Pin | Device Level Signal | I/O(1) | Description | Module Pin Reset Value(2) |
---|---|---|---|---|
ECAP0 | ||||
ECAP0_CAPIN_APWMOUT | ECAP0_IN_APWM_OUT | I/O | ECAP0 Capture input / PWM output | HiZ |
ECAP1 | ||||
ECAP1_CAPIN_APWMOUT | ECAP1_IN_APWM_OUT | I/O | ECAP1 Capture input / PWM output | HiZ |
ECAP2 | ||||
ECAP2_CAPIN_APWMOUT | ECAP2_IN_APWM_OUT | I/O | ECAP2 Capture input / PWM output | HiZ |
For more information about device level signals (pull-up/down resistors, buffer type, multiplexing and others), see tables Pin Attributes and Pin Multiplexing in the device-specific Datasheet.