SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
The R5FSS is a dual-core implementation of the Arm® Cortex®-R5F processor configured for split/lock operation. It also includes accompanying memories (L1 caches and tightly-coupled memories), standard Arm CoreSight™ debug and trace architecture, integrated vectored interrupt manager (VIM), ECC aggregators, and various other modules for protocol conversion and address translation for easy integration into the SoC.
The Cortex-R5F processor is a Cortex-R5 processor that includes the optional floating point unit (FPU) extension. In this TRM, all references to the Cortex-R5 processor by default apply to the Cortex-R5F processor.
There are three R5FSS subsystems in the device. Table 10-338 shows R5FSS allocation across device domains.
Module Instance | Domain | ||
---|---|---|---|
WKUP | MCU | MAIN | |
MCU_R5FSS0 | – | ✓ | – |
R5FSS0 | – | – | ✓ |
R5FSS1 | – | – | ✓ |