SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
Figure 8-22 shows the PAT integration in the device.
i = 0 to 4
Table 8-41 and Table 8-42 summarize the integration of the module in the device.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
NAVSS0_PAT0 | PSC0 | GP | LPSC0 | VIRTSS_CBASS |
NAVSS0_PAT1 | PSC0 | GP | LPSC0 | VIRTSS_CBASS |
NAVSS0_PAT2 | PSC0 | GP | LPSC0 | VIRTSS_CBASS |
NAVSS0_PAT3 | PSC0 | GP | LPSC0 | VIRTSS_CBASS |
NAVSS0_PAT4 | PSC0 | GP | LPSC0 | VIRTSS_CBASS |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
NAVSS0_PAT0 | PAT0_FICLK | VIRTSS_VBUS_D2_CLK | MAIN_SYSCLK0 | PAT clock. This clock is used for all interface and functional operations. |
NAVSS0_PAT1 | PAT1_FICLK | VIRTSS_VBUS_D2_CLK | MAIN_SYSCLK0 | PAT clock. This clock is used for all interface and functional operations. |
NAVSS0_PAT2 | PAT2_FICLK | VIRTSS_VBUS_D2_CLK | MAIN_SYSCLK0 | PAT clock. This clock is used for all interface and functional operations. |
NAVSS0_PAT3 | PAT3_FICLK | VIRTSS_VBUS_D2_CLK | MAIN_SYSCLK0 | PAT clock. This clock is used for all interface and functional operations. |
NAVSS0_PAT4 | PAT4_FICLK | VIRTSS_VBUS_D2_CLK | MAIN_SYSCLK0 | PAT clock. This clock is used for all interface and functional operations. |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
NAVSS0_PAT0 | PAT0_RST | VIRTSS_RST | LPSC0 | PAT hardware reset |
NAVSS0_PAT1 | PAT1_RST | VIRTSS_RST | LPSC0 | PAT hardware reset |
NAVSS0_PAT2 | PAT2_RST | VIRTSS_RST | LPSC0 | PAT hardware reset |
NAVSS0_PAT3 | PAT3_RST | VIRTSS_RST | LPSC0 | PAT hardware reset |
NAVSS0_PAT4 | PAT4_RST | VIRTSS_RST | LPSC0 | PAT hardware reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
NAVSS0_PAT0 | PAT0_EXP_INTR | IN_INTR[447] | INTR_ROUTER0 | Exception interrupt | Level |
NAVSS0_PAT1 | PAT1_EXP_INTR | IN_INTR[446] | INTR_ROUTER0 | Exception interrupt | Level |
NAVSS0_PAT2 | PAT2_EXP_INTR | IN_INTR[445] | INTR_ROUTER0 | Exception interrupt | Level |
NAVSS0_PAT3 | PAT3_EXP_INTR | IN_INTR[444] | INTR_ROUTER0 | Exception interrupt | Level |
NAVSS0_PAT4 | PAT4_EXP_INTR | IN_INTR[443] | INTR_ROUTER0 | Exception interrupt | Level |
DMA Events | |||||
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
NAVSS0_PAT0 | - | - | - | No PDMA channels to external DMA engines | - |
NAVSS0_PAT1 | - | - | - | No PDMA channels to external DMA engines | - |
NAVSS0_PAT2 | - | - | - | No PDMA channels to external DMA engines | - |
NAVSS0_PAT3 | - | - | - | No PDMA channels to external DMA engines | - |
NAVSS0_PAT4 | - | - | - | No PDMA channels to external DMA engines | - |