SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
In this section is described configuration and settings of FIFO trigger level, which enable DMA and interrupt generation.
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Configure register submode TCR_TLR | see Table 12-143 | 0x- |
Set the desire RX FIFO trigger level | UART_FCR[5-4] TX_FIFO_TRIG | 0x- |
Set the desire TX FIFO trigger level | UART_FCR[7-6] RX_FIFO_TRIG | 0x- |
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Configure register submode TCR_TLR | see Table 12-143 | 0x- |
Set the desire RX FIFO trigger level | UART_TLR[7-4] RX_FIFO_TRIG_DMA | 0x- |
Set the desire TX FIFO trigger level | UART_TLR[3-0] TX_FIFO_TRIG_DMA | 0x- |
Step | Register/Bit Field/Programming Model | Value |
---|---|---|
Configure register submode TCR_TLR | see Table 12-143 | 0x- |
Set the register bit | UART_SCR[7] RX_TRIG_GRANU1 | 1 |
Set the desire RX FIFO trigger level | UART_TLR[7-4] RX_FIFO_TRIG_DMA | 0x- |
UART_FCR[7-6] RX_FIFO_TRIG | ||
Set the register bit | UART_SCR[6] TX_TRIG_GRANU1 | 1 |
Set the desire TX FIFO trigger level | UART_TLR[3-0] TX_FIFO_TRIG_DMA | 0x- |
UART_FCR[5-4] TX_FIFO_TRIG |