SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Table 11-41 shows the mapping of timesync event sources to CPSW0_CPTS0 hardware push inputs.
Module Event Input | Event Source | Description | Type |
---|---|---|---|
CPTS0_HW1_PUSH | TIMESYNC_INTRTR0_OUTL_26 | TIMESYNC_INTRTR0 selectable timesync event 26 | Level |
CPTS0_HW2_PUSH | TIMESYNC_INTRTR0_OUTL_27 | TIMESYNC_INTRTR0 selectable timesync event 27 | Level |
CPTS0_HW3_PUSH | TIMESYNC_INTRTR0_OUTL_28 | TIMESYNC_INTRTR0 selectable timesync event 28 | Level |
CPTS0_HW4_PUSH | TIMESYNC_INTRTR0_OUTL_29 | TIMESYNC_INTRTR0 selectable timesync event 29 | Level |
CPTS0_HW5_PUSH | TIMESYNC_INTRTR0_OUTL_30 | TIMESYNC_INTRTR0 selectable timesync event 30 | Level |
CPTS0_HW6_PUSH | TIMESYNC_INTRTR0_OUTL_31 | TIMESYNC_INTRTR0 selectable timesync event 31 | Level |
CPTS0_HW7_PUSH | TIMESYNC_INTRTR0_OUTL_32 | TIMESYNC_INTRTR0 selectable timesync event 32 | Level |
CPTS0_HW8_PUSH | TIMESYNC_INTRTR0_OUTL_33 | TIMESYNC_INTRTR0 selectable timesync event 33 | Level |