SPRUIL1D May 2019 – December 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1 , TDA4VM , TDA4VM-Q1
Interrupt Input Line | Interrupt ID | Interrupt Name |
---|---|---|
PRU_ICSSG1_PR1_SLV_INTR_IN_0 | 0 | CTRL_MMR0_IPC_SET22_IPC_SET_IPCFG_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_1 | 1 | CTRL_MMR0_IPC_SET23_IPC_SET_IPCFG_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_2 | 2 | MCU_ADC0_GEN_LEVEL_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_3 | 3 | MCU_ADC1_GEN_LEVEL_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_4 | 4 | PRU_ICSSG0_PR1_HOST_INTR_PEND_5 |
PRU_ICSSG1_PR1_SLV_INTR_IN_5 | 5 | PRU_ICSSG0_PR1_HOST_INTR_PEND_6 |
PRU_ICSSG1_PR1_SLV_INTR_IN_6 | 6 | PRU_ICSSG0_PR1_HOST_INTR_PEND_7 |
PRU_ICSSG1_PR1_SLV_INTR_IN_7 | 7 | GPMC0_GPMC_SINTERRUPT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_8 | 8 | ECAP1_ECAP_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_9 | 9 | ECAP2_ECAP_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_10 | 10 | GLUELOGIC_SOCA_INT_GLUE_SOCA_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_11 | 11 | GLUELOGIC_SOCB_INT_GLUE_SOCB_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_12 | 12 | EHRPWM0_EPWM_ETINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_13 | 13 | EHRPWM1_EPWM_ETINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_14 | 14 | EHRPWM2_EPWM_ETINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_15 | 15 | EHRPWM3_EPWM_ETINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_16 | 16 | EHRPWM4_EPWM_ETINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_17 | 17 | EHRPWM5_EPWM_ETINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_18 | 18 | EHRPWM0_EPWM_TRIPZINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_19 | 19 | EHRPWM1_EPWM_TRIPZINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_20 | 20 | EHRPWM2_EPWM_TRIPZINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_21 | 21 | EHRPWM3_EPWM_TRIPZINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_22 | 22 | EHRPWM4_EPWM_TRIPZINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_23 | 23 | EHRPWM5_EPWM_TRIPZINT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_24 | 24 | EQEP0_EQEP_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_25 | 25 | EQEP1_EQEP_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_26 | 26 | EQEP2_EQEP_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_27 | 27 | ECAP0_ECAP_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_28 | 28 | I2C0_POINTRPEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_29 | 29 | I2C1_POINTRPEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_30 | 30 | I2C2_POINTRPEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_31 | 31 | I2C3_POINTRPEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_32 | 32 | MCSPI0_INTR_SPI_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_33 | 33 | MCSPI1_INTR_SPI_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_34 | 34 | MCSPI2_INTR_SPI_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_35 | 35 | MCSPI3_INTR_SPI_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_46 | 46 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_392 |
PRU_ICSSG1_PR1_SLV_INTR_IN_47 | 47 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_393 |
PRU_ICSSG1_PR1_SLV_INTR_IN_48 | 48 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_394 |
PRU_ICSSG1_PR1_SLV_INTR_IN_49 | 49 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_395 |
PRU_ICSSG1_PR1_SLV_INTR_IN_50 | 50 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_396 |
PRU_ICSSG1_PR1_SLV_INTR_IN_51 | 51 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_397 |
PRU_ICSSG1_PR1_SLV_INTR_IN_52 | 52 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_398 |
PRU_ICSSG1_PR1_SLV_INTR_IN_53 | 53 | NAVSS0_INTR_ROUTER_0_OUTL_INTR_399 |
PRU_ICSSG1_PR1_SLV_INTR_IN_54 | 54 | MCASP0_XMIT_INTR_PEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_55 | 55 | MCASP0_REC_INTR_PEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_56 | 56 | MCASP1_XMIT_INTR_PEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_57 | 57 | MCASP1_REC_INTR_PEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_58 | 58 | MCASP2_XMIT_INTR_PEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_59 | 59 | MCASP2_REC_INTR_PEND_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_60 | 60 | UART0_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_61 | 61 | UART1_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_62 | 62 | UART2_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_63 | 63 | UART3_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_64 | 64 | UART4_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_65 | 65 | UART5_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_66 | 66 | UART6_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_67 | 67 | UART7_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_68 | 68 | UART8_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_69 | 69 | UART9_USART_IRQ_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_72 | 72 | MCAN7_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_73 | 73 | MCAN7_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG1_PR1_SLV_INTR_IN_74 | 74 | MCAN7_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_75 | 75 | MCAN8_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_76 | 76 | MCAN8_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG1_PR1_SLV_INTR_IN_77 | 77 | MCAN8_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_78 | 78 | MCAN9_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_79 | 79 | MCAN9_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG1_PR1_SLV_INTR_IN_80 | 80 | MCAN9_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_81 | 81 | MCAN10_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_82 | 82 | MCAN10_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG1_PR1_SLV_INTR_IN_83 | 83 | MCAN10_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_84 | 84 | MCAN11_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_85 | 85 | MCAN11_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG1_PR1_SLV_INTR_IN_86 | 86 | MCAN11_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_87 | 87 | MCAN12_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_88 | 88 | MCAN12_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG1_PR1_SLV_INTR_IN_89 | 89 | MCAN12_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_90 | 90 | MCAN13_MCANSS_MCAN_LVL_INT_0 |
PRU_ICSSG1_PR1_SLV_INTR_IN_91 | 91 | MCAN13_MCANSS_MCAN_LVL_INT_1 |
PRU_ICSSG1_PR1_SLV_INTR_IN_92 | 92 | MCAN13_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ0 | 0 | GPIOMUX_INTRTR0_OUTP_52 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ1 | 1 | GPIOMUX_INTRTR0_OUTP_53 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ2 | 2 | GPIOMUX_INTRTR0_OUTP_54 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ3 | 3 | GPIOMUX_INTRTR0_OUTP_55 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ4 | 4 | GPIOMUX_INTRTR0_OUTP_56 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ5 | 5 | GPIOMUX_INTRTR0_OUTP_57 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ0 | 0 | GPIOMUX_INTRTR0_OUTP_58 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ1 | 1 | GPIOMUX_INTRTR0_OUTP_59 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ2 | 2 | GPIOMUX_INTRTR0_OUTP_60 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ3 | 3 | GPIOMUX_INTRTR0_OUTP_61 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ4 | 4 | GPIOMUX_INTRTR0_OUTP_62 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ5 | 5 | GPIOMUX_INTRTR0_OUTP_63 |