SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
All interrupts that are generated by the M4FSS are summarized in Table 6-347, along with their mapping.
Interrupt Input Line | Interrupt ID | Source Interrupt |
---|---|---|
MCU_M4FSS0_CORE0_NVIC_IN_0 | 0 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_4 |
MCU_M4FSS0_CORE0_NVIC_IN_1 | 1 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_5 |
MCU_M4FSS0_CORE0_NVIC_IN_2 | 2 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_6 |
MCU_M4FSS0_CORE0_NVIC_IN_3 | 3 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_7 |
MCU_M4FSS0_CORE0_NVIC_IN_4 | 4 | MCU_TIMER0_INTR_PEND_0 |
MCU_M4FSS0_CORE0_NVIC_IN_5 | 5 | MCU_TIMER1_INTR_PEND_0 |
MCU_M4FSS0_CORE0_NVIC_IN_6 | 6 | MCU_TIMER2_INTR_PEND_0 |
MCU_M4FSS0_CORE0_NVIC_IN_7 | 7 | MCU_TIMER3_INTR_PEND_0 |
MCU_M4FSS0_CORE0_NVIC_IN_8 | 8 | MCU_MASTER_SAFETY_GASKET0_TIMED_OUT_0 |
MCU_M4FSS0_CORE0_NVIC_IN_9 | 9 | GLUELOGIC_MAINRESET_REQUEST_GLUE_MAIN_RESETZ_SYNC_STRETCH_0 |
MCU_M4FSS0_CORE0_NVIC_IN_10 | 10 | GLUELOGIC_MAINRESET_REQUEST_GLUE_MAIN_PORZ_SYNC_STRETCH_0 |
MCU_M4FSS0_CORE0_NVIC_IN_11 | 11 | MCU_ESM0_ESM_INT_CFG_LVL_0 |
MCU_M4FSS0_CORE0_NVIC_IN_12 | 12 | MCU_ESM0_ESM_INT_HI_LVL_0 |
MCU_M4FSS0_CORE0_NVIC_IN_13 | 13 | MCU_ESM0_ESM_INT_LOW_LVL_0 |
MCU_M4FSS0_CORE0_NVIC_IN_14 | 14 | MCU_M4FSS0_RAT_0_EXP_INTR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_15 | 15 | VTM0_THERM_LVL_GT_TH1_INTR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_16 | 16 | MCU_MCRC64_0_INT_MCRC_0 |
MCU_M4FSS0_CORE0_NVIC_IN_17 | 17 | MCU_I2C0_POINTRPEND_0 |
MCU_M4FSS0_CORE0_NVIC_IN_18 | 18 | MCU_I2C1_POINTRPEND_0 |
MCU_M4FSS0_CORE0_NVIC_IN_19 | 19 | MCU_RTI0_INTR_WWD_0 |
MCU_M4FSS0_CORE0_NVIC_IN_20 | 20 | MCU_PSC0_PSC_ALLINT_0 |
MCU_M4FSS0_CORE0_NVIC_IN_21 | 21 | MCU_TIMEOUT0_TRANS_ERR_LVL_0 |
MCU_M4FSS0_CORE0_NVIC_IN_22 | 22 | MCU_MCSPI0_INTR_SPI_0 |
MCU_M4FSS0_CORE0_NVIC_IN_23 | 23 | MCU_MCSPI1_INTR_SPI_0 |
MCU_M4FSS0_CORE0_NVIC_IN_24 | 24 | MCU_UART0_USART_IRQ_0 |
MCU_M4FSS0_CORE0_NVIC_IN_25 | 25 | MCU_UART1_USART_IRQ_0 |
MCU_M4FSS0_CORE0_NVIC_IN_26 | 26 | DMSC0_CORTEX_M3_0_SEC_OUT_0 |
MCU_M4FSS0_CORE0_NVIC_IN_27 | 27 | DMSC0_CORTEX_M3_0_SEC_OUT_1 |
MCU_M4FSS0_CORE0_NVIC_IN_28 | 28 | MCU_DCC0_INTR_DONE_LEVEL_0 |
MCU_M4FSS0_CORE0_NVIC_IN_29 | 29 | DDPA0_DDPA_INTR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_30 | 30 | VTM0_THERM_LVL_GT_TH2_INTR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_31 | 31 | MCU_CBASS0_DEFAULT_ERR_INTR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_32 | 32 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_168 |
MCU_M4FSS0_CORE0_NVIC_IN_33 | 33 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_169 |
MCU_M4FSS0_CORE0_NVIC_IN_34 | 34 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_170 |
MCU_M4FSS0_CORE0_NVIC_IN_35 | 35 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_171 |
MCU_M4FSS0_CORE0_NVIC_IN_36 | 36 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_172 |
MCU_M4FSS0_CORE0_NVIC_IN_37 | 37 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_173 |
MCU_M4FSS0_CORE0_NVIC_IN_38 | 38 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_174 |
MCU_M4FSS0_CORE0_NVIC_IN_39 | 39 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_175 |
MCU_M4FSS0_CORE0_NVIC_IN_40 | 40 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_176 |
MCU_M4FSS0_CORE0_NVIC_IN_41 | 41 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_177 |
MCU_M4FSS0_CORE0_NVIC_IN_42 | 42 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_178 |
MCU_M4FSS0_CORE0_NVIC_IN_43 | 43 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_179 |
MCU_M4FSS0_CORE0_NVIC_IN_44 | 44 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_180 |
MCU_M4FSS0_CORE0_NVIC_IN_45 | 45 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_181 |
MCU_M4FSS0_CORE0_NVIC_IN_46 | 46 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_182 |
MCU_M4FSS0_CORE0_NVIC_IN_47 | 47 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_183 |
MCU_M4FSS0_CORE0_NVIC_IN_48 | 48 | DMSC0_AES_0_HIB_PUBLIC_0 |
MCU_M4FSS0_CORE0_NVIC_IN_49 | 49 | DMSC0_AES_0_HIB_SECURE_0 |
MCU_M4FSS0_CORE0_NVIC_IN_50 | 50 | DMSC0_DBG_AUTH_0_DEBUG_AUTH_INTR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_51 | 51 | PRU_ICSSG0_PR1_HOST_INTR_PEND_6 |
MCU_M4FSS0_CORE0_NVIC_IN_52 | 52 | PRU_ICSSG0_PR1_HOST_INTR_PEND_7 |
MCU_M4FSS0_CORE0_NVIC_IN_53 | 53 | PRU_ICSSG0_ISO_RESET_PROTCOL_ACK_0 |
MCU_M4FSS0_CORE0_NVIC_IN_54 | 54 | PRU_ICSSG1_ISO_RESET_PROTCOL_ACK_0 |
MCU_M4FSS0_CORE0_NVIC_IN_55 | 55 | VTM0_THERM_LVL_LT_TH0_INTR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_56 | 56 | MAILBOX0_MAILBOX_CLUSTER_6_MAILBOX_CLUSTER_PEND_3 |
MCU_M4FSS0_CORE0_NVIC_IN_57 | 57 | MAILBOX0_MAILBOX_CLUSTER_7_MAILBOX_CLUSTER_PEND_3 |
MCU_M4FSS0_CORE0_NVIC_IN_58 | 58 | CTRL_MMR0_ACCESS_ERR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_59 | 59 | PADCFG_CTRL0_ACCESS_ERR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_60 | 60 | MCU_PADCFG_CTRL0_ACCESS_ERR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_61 | 61 | MCU_CTRL_MMR0_ACCESS_ERR_0 |
MCU_M4FSS0_CORE0_NVIC_IN_62 | 62 | PRU_ICSSG1_PR1_HOST_INTR_PEND_6 |
MCU_M4FSS0_CORE0_NVIC_IN_63 | 63 | PRU_ICSSG1_PR1_HOST_INTR_PEND_7 |