14 Revision History
Changes from July 18, 2023 to October 31, 2023 (from Revision G (July 2023) to Revision H (October 2023))
- (Functional Block Diagram): Updated URL for Software Build
SheetGo
- Rewrite of System Interconnect Chapter.Go
- Update CBASS0 Hardware RequestsGo
- Mark USB B9 as reserved.Go
- Remove Bootmode 9 from USB Boot Configuration Fields. Core voltage cannot
be changed.Go
- Rename instances of CPSW2G with CPSW3G in CTRL_MMR
Registers.Go
- Mark CTRLMMR_USB0_PHY_CTRL[31] CORE_VOLTAGE as Reserved,Go
- Remove note that says VTM functions are controlled though
DMSC.Go
- Change R5FSS0_COMMON0_ECC_SE_TO_ESM_0_0 to DE for
ESM0_LVL_IN_40.Go
- Change R5FSS0_COMMON0_ECC_DE_TO_ESM_0_0 to SE for
ESM0_LVL_IN_42.Go
- Change R5FSS0_COMMON0_ECC_SE_TO_ESM_1_0 to DE for
ESM0_LVL_IN_41.Go
- Change R5FSS0_COMMON0_ECC_DE_TO_ESM_1_0 to SE for
ESM0_LVL_IN_43.Go
- Change R5FSS1_COMMON0_ECC_SE_TO_ESM_0_0 to DE for
ESM0_LVL_IN_45.Go
- Change R5FSS1_COMMON0_ECC_DE_TO_ESM_0_0 to SE for
ESM0_LVL_IN_47.Go
- Change R5FSS1_COMMON0_ECC_SE_TO_ESM_1_0 to DE for
ESM0_LVL_IN_46.Go
- Change R5FSS1_COMMON0_ECC_DE_TO_ESM_1_0 to SE for
ESM0_LVL_IN_48.Go
- Update TX R31 bits 20-18 for tx_fifo_sts2.Go
- Add bits 20-18 for tx_fifo_sts2 in step 5a.Go
- Updated MII_RT_TXCFG0/1 Register Description.Go
- Rename CPSW2 to CPSW3Go
- Clarify
configuration of GPIO interrupt
generation.Go
- Update CPSW_ALE_TBLW2[6:0] description to be
[70:64]Go
- Remove misleading statement: Supports dual Quad-SPI mode for fast
boot applications.Go
- Updated GPMC_A[0] row in Supported Memory Interfaces
table.Go
- Added conditions to include MCAN[7:2] for AM263PxGo
- Update EQEP Register base address. Changed from 032x 0000 to 232x
0000.Go