SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
This section describes module integration in the device, including information about clocks, resets, and hardware requests.
Figure 12-2566 shows the MCRC integration.
Table 12-4899 and Table 12-4900 summarize the integration of the module in the device.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
MCU_MCRC0 | PSC0 | GP | LPSC0 | MCU_CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
MCU_MCRC0 | MCRC0_FICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | MCU_MCRC0 clock. This clock is used for all interface and functional operations. |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
MCU_MCRC0 | MCRC0_RST | MODSS_RST | LPSC0 | MCU_MCRC0 hardware reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
MCU_MCRC0 | MCU_MCRC64_0_INT_MCRC_0 | GICSS0_SPI_IN_192 | GICSS0 | MCU_MCRC0 interrupt signal | Level |
MCU_M4FSS0_CORE0_NVIC_IN_16 | MCU_M4FSS | ||||
R5FSS0_CORE0_INTR_IN_192 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_192 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_192 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_192 | R5FSS1_CORE1 |
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
---|---|---|---|---|---|
MCU_MCRC0 | - | - | - | No PDMA channels to external DMA engines. | - |