SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
The following are the PLLs in the device in MAIN domain:
Overview of the device PLLs with their reference clock options in MAIN domain is shown on Figure 5-493. For more specific information about PLLs see Section 5.4.5.5, PLLs Device-Specific Information.
The external muxes of choosing the reference clocks are glitch-free muxes.