SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
The PRU_ICSSG0 and PRU_ICSSG1 subsystems integration in the device is shown in Figure 6-180 and Figure 6-181.
The PRU_ICSSG0 and PRU_ICSSG1 integration in the device features:
Table 6-392 through Table 6-402 summarize the integration of PRU_ICSSG0 and PRU_ICSSG1 modules in the device.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
PRU_ICSSG0 | PSC0 | PD6 | LPSC30 | CBASS0 |
PRU_ICSSG1 | PSC0 | PD7 | LPSC31 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
PRU_ICSSG0 | ICSSG0_CORE_CLK | MAIN_PLL2_HSDIV0_CLKOUT | HSDIV0 of PLL2 (PER1 PLL) | PRU_ICSSG0 Core clock. Selected through CTRLMMR_ICSSG0_CLKSEL[0] CORE_CLKSEL. |
MAIN_PLL0_HSDIV9_CLKOUT | HSDIV9 of PLL0 (MAIN PLL) | |||
ICSSG0_IEP_CLK | MAIN_PLL2_HSDIV5_CLKOUT | HSDIV5 of PLL2 (PER1 PLL) | PRU_ICSSG0 Industrial Ethernet Peripheral functional clock. Selected through CTRLMMR_ICSSG0_CLKSEL[19-16] IEP_CLKSEL. | |
MAIN_PLL0_HSDIV6_CLKOUT | HSDIV6 of PLL0 (MAIN PLL) | |||
CPSW0_CPTS_RFT_CLK | CPSW0_CPTS_RFT_CLK pin | |||
CPTS_RFT_CLK | CPTS_RFT_CLK pin | |||
MCU_EXT_REFCLK0 | MCU_EXT_REFCLK0 pin | |||
EXT_REFCLK1 | EXT_REFCLK1 pin | |||
SERDES0_IP1_LN0_TXMCLK | SERDES0, Lane 0, PCIe0 | |||
SYSCLK0 | PLLCTRL | |||
ICSSG0_ICLK | SYSCLK0_RSTISO/2 | PLLCTRL | PRU_ICSSG0 Interface clock. Clocks both VBUSP target and VBUSM controller ports. | |
ICSSG0_UART_CLK | MAIN_PLL1_HSDIV0_CLKOUT | HSDIV0 of PLL1 (PER0 PLL) | PRU_ICSSG0 UART0 functional clock. | |
RGMII_MHZ_250_CLK | MAIN_PLL0_HSDIV4_CLKOUT | HSDIV4 of PLL0 (MAIN PLL) | RGMII 250-MHz reference clock | |
RGMII_MHZ_50_CLK | MAIN_PLL0_HSDIV4_CLKOUT/5 | HSDIV4 of PLL0 (MAIN PLL) | RGMII 50-MHz reference clock | |
RGMII_MHZ_5_CLK | MAIN_PLL0_HSDIV4_CLKOUT/50 | HSDIV4 of PLL0 (MAIN PLL) | RGMII 5-MHz reference clock | |
PRU_ICSSG1 | ICSSG1_CORE_CLK | MAIN_PLL2_HSDIV0_CLKOUT | HSDIV0 of PLL2 (PER1 PLL) | PRU_ICSSG1 Core clock. Selected through CTRLMMR_ICSSG1_CLKSEL[0] CORE_CLKSEL. |
MAIN_PLL0_HSDIV9_CLKOUT | HSDIV9 of PLL0 (MAIN PLL) | |||
ICSSG1_IEP_CLK | MAIN_PLL2_HSDIV5_CLKOUT | HSDIV5 of PLL2 (PER1 PLL) | PRU_ICSSG1 Industrial Ethernet Peripheral functional clock. Selected through CTRLMMR_ICSSG1_CLKSEL[19-16] IEP_CLKSEL. | |
MAIN_PLL0_HSDIV6_CLKOUT | HSDIV6 of PLL0 (MAIN PLL) | |||
CPSW0_CPTS_RFT_CLK | CPSW0_CPTS_RFT_CLK pin | |||
CPTS_RFT_CLK | CPTS_RFT_CLK pin | |||
MCU_EXT_REFCLK0 | MCU_EXT_REFCLK0 pin | |||
EXT_REFCLK1 | EXT_REFCLK1 pin | |||
SERDES0_IP1_LN0_TXMCLK | SERDES0, Lane 0, PCIe0 | |||
SYSCLK0 | PLLCTRL | |||
ICSSG1_ICLK | SYSCLK0_RSTISO/2 | PLLCTRL | PRU_ICSSG1 Interface clock. Clocks both VBUSP target and VBUSM controller ports. | |
ICSSG1_UART_CLK | MAIN_PLL1_HSDIV0_CLKOUT | HSDIV0 of PLL1 (PER0 PLL) | PRU_ICSSG1 UART0 functional clock. | |
RGMII_MHZ_250_CLK | MAIN_PLL0_HSDIV4_CLKOUT | HSDIV4 of PLL0 (MAIN PLL) | RGMII 250-MHz reference clock | |
RGMII_MHZ_50_CLK | MAIN_PLL0_HSDIV4_CLKOUT/5 | HSDIV4 of PLL0 (MAIN PLL) | RGMII 50-MHz reference clock | |
RGMII_MHZ_5_CLK | MAIN_PLL0_HSDIV4_CLKOUT/50 | HSDIV4 of PLL0 (MAIN PLL) | RGMII 5-MHz reference clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
PRU_ICSSG0 | ICSSG0_RST | MOD_G_RST | LPSC30 | Module Reset |
PRU_ICSSG1 | ICSSG1_RST | MOD_G_RST | LPSC31 | Module Reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Type | Description |
PRU_ICSSG0 | PRU_ICSSG0_PR1_HOST_INTR_PEND_0 | GICSS0_SPI_IN_120 | COMPUTE_CLUSTER0 | Level | Host interrupt 0 |
R5FSS0_CORE0_INTR_IN_120 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_120 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_120 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_120 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_HOST_INTR_PEND_1 | GICSS0_SPI_IN_121 | COMPUTE_CLUSTER0 | Level | Host interrupt 1 | |
R5FSS0_CORE0_INTR_IN_121 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_121 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_121 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_121 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_HOST_INTR_PEND_2 | GICSS0_SPI_IN_122 | COMPUTE_CLUSTER0 | Level | Host interrupt 2 | |
R5FSS0_CORE0_INTR_IN_122 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_122 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_122 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_122 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_HOST_INTR_PEND_3 | GICSS0_SPI_IN_123 | COMPUTE_CLUSTER0 | Level | Host interrupt 3 | |
R5FSS0_CORE0_INTR_IN_123 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_123 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_123 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_123 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_HOST_INTR_PEND_4 | GICSS0_SPI_IN_124 | COMPUTE_CLUSTER0 | Level | Host interrupt 4 | |
R5FSS0_CORE0_INTR_IN_124 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_124 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_124 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_124 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_HOST_INTR_PEND_5 | GICSS0_SPI_IN_125 | COMPUTE_CLUSTER0 | Level | Host interrupt 5 | |
R5FSS0_CORE0_INTR_IN_125 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_125 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_125 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_125 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_SLV_IN_87 | PRU_ICSSG1 | ||||
PRU_ICSSG0_PR1_HOST_INTR_PEND_6 | GICSS0_SPI_IN_126 | COMPUTE_CLUSTER0 | Level | Host interrupt 6 | |
R5FSS0_CORE0_INTR_IN_126 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_126 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_126 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_126 | R5FSS1_CORE1 | ||||
MCU_M4FSS0_CORE0_NVIC_IN_51 | MCU_M4FSS | ||||
PRU_ICSSG1_PR1_SLV_IN_88 | PRU_ICSSG1 | ||||
PRU_ICSSG0_PR1_HOST_INTR_PEND_7 | GICSS0_SPI_IN_127 | COMPUTE_CLUSTER0 | Level | Host interrupt 7 | |
R5FSS0_CORE0_INTR_IN_127 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_127 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_127 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_127 | R5FSS1_CORE1 | ||||
MCU_M4FSS0_CORE0_NVIC_IN_52 | MCU_M4FSS | ||||
PRU_ICSSG1_PR1_SLV_IN_89 | PRU_ICSSG1 | ||||
PRU_ICSSG0_PR1_RX_SOF_INTR_REQ_0 | GICSS0_SPI_IN_244 | COMPUTE_CLUSTER0 | Pulse | Receive SOF 0 interrupt | |
R5FSS0_CORE0_INTR_IN_244 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_244 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_244 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_244 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_RX_SOF_INTR_REQ_1 | GICSS0_SPI_IN_245 | COMPUTE_CLUSTER0 | Pulse | Receive SOF 1 interrupt | |
R5FSS0_CORE0_INTR_IN_245 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_245 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_245 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_245 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_TX_SOF_INTR_REQ_0 | GICSS0_SPI_IN_246 | COMPUTE_CLUSTER0 | Pulse | Transmit SOF 0 interrupt | |
R5FSS0_CORE0_INTR_IN_246 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_246 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_246 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_246 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_TX_SOF_INTR_REQ_1 | GICSS0_SPI_IN_247 | COMPUTE_CLUSTER0 | Pulse | Transmit SOF 1 interrupt | |
R5FSS0_CORE0_INTR_IN_247 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_247 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_247 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_247 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_EDIO0_WD_TRIG_0 | ESM0_LVL_IN_68 | ESM0 | Level | EDIO0 watchdog trigger interrupt | |
PRU_ICSSG0_PR1_EDIO1_WD_TRIG_0 | ESM0_LVL_IN_70 | ESM0 | Level | EDIO1 watchdog trigger interrupt | |
PRU_ICSSG0_PR1_ECC_SEC_ERR_PEND_0 | ESM0_LVL_IN_13 | ESM0 | Level | SEC ECC error interrupt | |
PRU_ICSSG0_PR1_ECC_DED_ERR_PEND_0 | ESM0_LVL_IN_76 | ESM0 | Level | DED ECC error interrupt | |
PRU_ICSSG0_ISO_RESET_PROTOCOL_ACK_0 | MCU_M4FSS0_CORE0_NVIC_IN_53 | MCU_M4FSS | Pulse | ISO reset interrupt | |
GICSS0_SPI_IN_167 | COMPUTE_CLUSTER0 | ||||
R5FSS0_CORE0_INTR_IN_170 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_170 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_170 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_170 | R5FSS1_CORE1 | ||||
PRU_ICSSG1 | PRU_ICSSG1_PR1_HOST_INTR_PEND_0 | GICSS0_SPI_IN_248 | COMPUTE_CLUSTER0 | Level | Host interrupt 0 |
R5FSS0_CORE0_INTR_IN_248 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_248 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_248 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_248 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_HOST_INTR_PEND_1 | GICSS0_SPI_IN_249 | COMPUTE_CLUSTER0 | Level | Host interrupt 1 | |
R5FSS0_CORE0_INTR_IN_249 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_249 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_249 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_249 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_HOST_INTR_PEND_2 | GICSS0_SPI_IN_250 | COMPUTE_CLUSTER0 | Level | Host interrupt 2 | |
R5FSS0_CORE0_INTR_IN_250 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_250 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_250 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_250 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_HOST_INTR_PEND_3 | GICSS0_SPI_IN_251 | COMPUTE_CLUSTER0 | Level | Host interrupt 3 | |
R5FSS0_CORE0_INTR_IN_251 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_251 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_251 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_251 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_HOST_INTR_PEND_4 | GICSS0_SPI_IN_252 | COMPUTE_CLUSTER0 | Level | Host interrupt 4 | |
R5FSS0_CORE0_INTR_IN_252 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_252 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_252 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_252 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_HOST_INTR_PEND_5 | GICSS0_SPI_IN_253 | COMPUTE_CLUSTER0 | Level | Host interrupt 5 | |
R5FSS0_CORE0_INTR_IN_253 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_253 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_253 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_253 | R5FSS1_CORE1 | ||||
PRU_ICSSG0_PR1_SLV_IN_87 | PRU_ICSSG0 | ||||
PRU_ICSSG1_PR1_HOST_INTR_PEND_6 | GICSS0_SPI_IN_254 | COMPUTE_CLUSTER0 | Level | Host interrupt 6 | |
R5FSS0_CORE0_INTR_IN_254 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_254 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_254 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_254 | R5FSS1_CORE1 | ||||
MCU_M4FSS0_CORE0_NVIC_IN_62 | MCU_M4FSS | ||||
PRU_ICSSG0_PR1_SLV_IN_88 | PRU_ICSSG0 | ||||
PRU_ICSSG1_PR1_HOST_INTR_PEND_7 | GICSS0_SPI_IN_255 | COMPUTE_CLUSTER0 | Level | Host interrupt 7 | |
R5FSS0_CORE0_INTR_IN_255 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_255 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_255 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_255 | R5FSS1_CORE1 | ||||
MCU_M4FSS0_CORE0_NVIC_IN_63 | MCU_M4FSS | ||||
PRU_ICSSG0_PR1_SLV_IN_89 | PRU_ICSSG0 | ||||
PRU_ICSSG1_PR1_RX_SOF_INTR_REQ_0 | GICSS0_SPI_IN_240 | COMPUTE_CLUSTER0 | Pulse | Receive SOF 0 interrupt | |
R5FSS0_CORE0_INTR_IN_240 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_240 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_240 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_240 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_RX_SOF_INTR_REQ_1 | GICSS0_SPI_IN_241 | COMPUTE_CLUSTER0 | Pulse | Receive SOF 1 interrupt | |
R5FSS0_CORE0_INTR_IN_241 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_241 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_241 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_241 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_TX_SOF_INTR_REQ_0 | GICSS0_SPI_IN_242 | COMPUTE_CLUSTER0 | Pulse | Transmit SOF 0 interrupt | |
R5FSS0_CORE0_INTR_IN_242 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_242 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_242 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_242 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_TX_SOF_INTR_REQ_1 | GICSS0_SPI_IN_243 | COMPUTE_CLUSTER0 | Pulse | Transmit SOF 1 interrupt | |
R5FSS0_CORE0_INTR_IN_243 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_243 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_243 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_243 | R5FSS1_CORE1 | ||||
PRU_ICSSG1_PR1_EDIO0_WD_TRIG_0 | ESM0_LVL_IN_96 | ESM0 | Level | EDIO0 watchdog trigger interrupt | |
PRU_ICSSG1_PR1_EDIO1_WD_TRIG_0 | ESM0_LVL_IN_97 | ESM0 | Level | EDIO1 watchdog trigger interrupt | |
PRU_ICSSG1_PR1_ECC_SEC_ERR_PEND_0 | ESM0_LVL_IN_14 | ESM0 | Level | SEC ECC error interrupt | |
PRU_ICSSG1_PR1_ECC_DED_ERR_PEND_0 | ESM0_LVL_IN_77 | ESM0 | Level | DED ECC error interrupt | |
PRU_ICSSG1_ISO_RESET_PROTOCOL_ACK_0 | MCU_M4FSS0_CORE0_NVIC_IN_54 | MCU_M4FSS | Pulse | ISO reset interrupt | |
GICSS0_SPI_IN_168 | COMPUTE_CLUSTER0 | ||||
R5FSS0_CORE0_INTR_IN_172 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_172 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_172 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_172 | R5FSS1_CORE1 |
Compare Event Outputs | ||||
Module Event | Destination Event Input | Destination | Type | Description |
PRU_ICSSG0_PR1_HOST_INTR_REQ_0 | CMPEVENT_INTRTR0_IN_0 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 0 |
PRU_ICSSG0_PR1_HOST_INTR_REQ_1 | CMPEVENT_INTRTR0_IN_1 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 1 |
PRU_ICSSG0_PR1_HOST_INTR_REQ_2 | CMPEVENT_INTRTR0_IN_2 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 2 |
PRU_ICSSG0_PR1_HOST_INTR_REQ_3 | CMPEVENT_INTRTR0_IN_3 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 3 |
PRU_ICSSG0_PR1_HOST_INTR_REQ_4 | CMPEVENT_INTRTR0_IN_4 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 4 |
PRU_ICSSG0_PR1_HOST_INTR_REQ_5 | CMPEVENT_INTRTR0_IN_5 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 5 |
PRU_ICSSG0_PR1_HOST_INTR_REQ_6 | CMPEVENT_INTRTR0_IN_6 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 6 |
PRU_ICSSG0_PR1_HOST_INTR_REQ_7 | CMPEVENT_INTRTR0_IN_7 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 7 |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_0 | CMPEVENT_INTRTR0_IN_16 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 0 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_1 | CMPEVENT_INTRTR0_IN_17 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 1 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_2 | CMPEVENT_INTRTR0_IN_18 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 2 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_3 | CMPEVENT_INTRTR0_IN_19 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 3 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_4 | CMPEVENT_INTRTR0_IN_20 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 4 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_5 | CMPEVENT_INTRTR0_IN_21 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 5 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_6 | CMPEVENT_INTRTR0_IN_22 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 6 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_7 | CMPEVENT_INTRTR0_IN_23 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 7 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_8 | CMPEVENT_INTRTR0_IN_24 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 8 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_9 | CMPEVENT_INTRTR0_IN_25 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 9 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_10 | CMPEVENT_INTRTR0_IN_26 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 10 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_11 | CMPEVENT_INTRTR0_IN_27 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 11 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_12 | CMPEVENT_INTRTR0_IN_28 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 12 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_13 | CMPEVENT_INTRTR0_IN_29 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 13 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_14 | CMPEVENT_INTRTR0_IN_30 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 14 interrupt |
PRU_ICSSG0_PR1_IEP0_CMP_INTR_REQ_15 | CMPEVENT_INTRTR0_IN_31 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 15 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_0 | CMPEVENT_INTRTR0_IN_32 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 0 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_1 | CMPEVENT_INTRTR0_IN_33 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 1 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_2 | CMPEVENT_INTRTR0_IN_34 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 2 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_3 | CMPEVENT_INTRTR0_IN_35 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 3 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_4 | CMPEVENT_INTRTR0_IN_36 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 4 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_5 | CMPEVENT_INTRTR0_IN_37 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 5 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_6 | CMPEVENT_INTRTR0_IN_38 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 6 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_7 | CMPEVENT_INTRTR0_IN_39 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 7 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_8 | CMPEVENT_INTRTR0_IN_40 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 8 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_9 | CMPEVENT_INTRTR0_IN_41 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 9 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_10 | CMPEVENT_INTRTR0_IN_42 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 10 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_11 | CMPEVENT_INTRTR0_IN_43 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 11 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_12 | CMPEVENT_INTRTR0_IN_44 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 12 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_13 | CMPEVENT_INTRTR0_IN_45 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 13 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_14 | CMPEVENT_INTRTR0_IN_46 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 14 interrupt |
PRU_ICSSG0_PR1_IEP1_CMP_INTR_REQ_15 | CMPEVENT_INTRTR0_IN_47 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 15 interrupt |
PRU_ICSSG1_PR1_HOST_INTR_REQ_0 | CMPEVENT_INTRTR0_IN_8 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 0 |
PRU_ICSSG1_PR1_HOST_INTR_REQ_1 | CMPEVENT_INTRTR0_IN_9 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 1 |
PRU_ICSSG1_PR1_HOST_INTR_REQ_2 | CMPEVENT_INTRTR0_IN_10 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 2 |
PRU_ICSSG1_PR1_HOST_INTR_REQ_3 | CMPEVENT_INTRTR0_IN_11 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 3 |
PRU_ICSSG1_PR1_HOST_INTR_REQ_4 | CMPEVENT_INTRTR0_IN_12 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 4 |
PRU_ICSSG1_PR1_HOST_INTR_REQ_5 | CMPEVENT_INTRTR0_IN_13 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 5 |
PRU_ICSSG1_PR1_HOST_INTR_REQ_6 | CMPEVENT_INTRTR0_IN_14 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 6 |
PRU_ICSSG1_PR1_HOST_INTR_REQ_7 | CMPEVENT_INTRTR0_IN_15 | CMPEVT_INTRTR0 | Pulse | Host interrupt request 7 |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_0 | CMPEVENT_INTRTR0_IN_48 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 0 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_1 | CMPEVENT_INTRTR0_IN_49 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 1 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_2 | CMPEVENT_INTRTR0_IN_50 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 2 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_3 | CMPEVENT_INTRTR0_IN_51 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 3 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_4 | CMPEVENT_INTRTR0_IN_52 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 4 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_5 | CMPEVENT_INTRTR0_IN_53 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 5 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_6 | CMPEVENT_INTRTR0_IN_54 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 6 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_7 | CMPEVENT_INTRTR0_IN_55 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 7 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_8 | CMPEVENT_INTRTR0_IN_56 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 8 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_9 | CMPEVENT_INTRTR0_IN_57 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 9 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_10 | CMPEVENT_INTRTR0_IN_58 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 10 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_11 | CMPEVENT_INTRTR0_IN_59 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 11 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_12 | CMPEVENT_INTRTR0_IN_60 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 12 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_13 | CMPEVENT_INTRTR0_IN_61 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 13 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_14 | CMPEVENT_INTRTR0_IN_62 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 14 interrupt |
PRU_ICSSG1_PR1_IEP0_CMP_INTR_REQ_15 | CMPEVENT_INTRTR0_IN_63 | CMPEVT_INTRTR0 | Pulse | IEP0 Compare timer 15 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_0 | CMPEVENT_INTRTR0_IN_64 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 0 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_1 | CMPEVENT_INTRTR0_IN_65 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 1 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_2 | CMPEVENT_INTRTR0_IN_66 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 2 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_3 | CMPEVENT_INTRTR0_IN_67 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 3 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_4 | CMPEVENT_INTRTR0_IN_68 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 4 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_5 | CMPEVENT_INTRTR0_IN_69 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 5 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_6 | CMPEVENT_INTRTR0_IN_70 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 6 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_7 | CMPEVENT_INTRTR0_IN_71 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 7 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_8 | CMPEVENT_INTRTR0_IN_72 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 8 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_9 | CMPEVENT_INTRTR0_IN_73 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 9 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_10 | CMPEVENT_INTRTR0_IN_74 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 10 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_11 | CMPEVENT_INTRTR0_IN_75 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 11 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_12 | CMPEVENT_INTRTR0_IN_76 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 12 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_13 | CMPEVENT_INTRTR0_IN_77 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 13 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_14 | CMPEVENT_INTRTR0_IN_78 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 14 interrupt |
PRU_ICSSG1_PR1_IEP1_CMP_INTR_REQ_15 | CMPEVENT_INTRTR0_IN_79 | CMPEVT_INTRTR0 | Pulse | IEP1 Compare timer 15 interrupt |
Capture Event Input | ||||
Module Sync Input | Sync Source Signal | Source | Type | Description |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ0 | MAIN_GPIOMUX_INTRTR0_OUTP_18 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 0 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ1 | MAIN_GPIOMUX_INTRTR0_OUTP_19 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 1 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ2 | MAIN_GPIOMUX_INTRTR0_OUTP_20 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 2 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ3 | MAIN_GPIOMUX_INTRTR0_OUTP_21 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 3 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ4 | MAIN_GPIOMUX_INTRTR0_OUTP_22 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 4 |
PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ5 | MAIN_GPIOMUX_INTRTR0_OUTP_23 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 5 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ0 | MAIN_GPIOMUX_INTRTR0_OUTP_24 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 0 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ1 | MAIN_GPIOMUX_INTRTR0_OUTP_25 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 1 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ2 | MAIN_GPIOMUX_INTRTR0_OUTP_26 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 2 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ3 | MAIN_GPIOMUX_INTRTR0_OUTP_27 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 3 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ4 | MAIN_GPIOMUX_INTRTR0_OUTP_28 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 4 |
PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ5 | MAIN_GPIOMUX_INTRTR0_OUTP_29 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 5 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ0 | MAIN_GPIOMUX_INTRTR0_OUTP_18 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 0 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ1 | MAIN_GPIOMUX_INTRTR0_OUTP_19 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 1 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ2 | MAIN_GPIOMUX_INTRTR0_OUTP_20 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 2 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ3 | MAIN_GPIOMUX_INTRTR0_OUTP_21 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 3 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ4 | MAIN_GPIOMUX_INTRTR0_OUTP_22 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 4 |
PRU_ICSSG1_PR1_IEP0_CAP_INTR_REQ5 | MAIN_GPIOMUX_INTRTR0_OUTP_23 | GPIOMUX_INTRTR0 | Pulse | IEP0 Capture event 5 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ0 | MAIN_GPIOMUX_INTRTR0_OUTP_24 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 0 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ1 | MAIN_GPIOMUX_INTRTR0_OUTP_25 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 1 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ2 | MAIN_GPIOMUX_INTRTR0_OUTP_26 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 2 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ3 | MAIN_GPIOMUX_INTRTR0_OUTP_27 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 3 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ4 | MAIN_GPIOMUX_INTRTR0_OUTP_28 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 4 |
PRU_ICSSG1_PR1_IEP1_CAP_INTR_REQ5 | MAIN_GPIOMUX_INTRTR0_OUTP_29 | GPIOMUX_INTRTR0 | Pulse | IEP1 Capture event 5 |
Time Sync Event Inputs | |||||
Module Instance | Module Sync Input | Sync Source Signal | Source | Type | Description |
PRU_ICSSG0 | PRU_ICSSG0_PR1_EDC0_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_8 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 8 |
PRU_ICSSG0_PR1_EDC0_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_9 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 9 | |
PRU_ICSSG0_PR1_EDC1_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_10 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 10 | |
PRU_ICSSG0_PR1_EDC1_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_11 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 11 | |
PRU_ICSSG1 | PRU_ICSSG1_PR1_EDC0_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_12 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 12 |
PRU_ICSSG1_PR1_EDC0_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_13 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 13 | |
PRU_ICSSG1_PR1_EDC1_LATCH0_IN | TIMESYNC_INTRTR0_OUTL_14 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 14 | |
PRU_ICSSG1_PR1_EDC1_LATCH1_IN | TIMESYNC_INTRTR0_OUTL_15 | TIMESYNC_INTRTR0 | Level | Selectable time sync event 15 | |
Time Sync Event Outputs | |||||
Module Instance | Module Sync Output | Destination Sync Input | Destination | Type | Description |
PRU_ICSSG0 | PRU_ICSSG0_PR1_EDC0_SYNC0_OUT_0 | TIMESYNC_INTRTR0_IN_25 | TIMESYNC_INTRTR0 | Pulse | IEP0 sync event 0 |
PRU_ICSSG0_PR1_EDC0_SYNC1_OUT_0 | TIMESYNC_INTRTR0_IN_26 | TIMESYNC_INTRTR0 | Pulse | IEP0 sync event 1 | |
PRU_ICSSG0_PR1_EDC1_SYNC0_OUT_0 | TIMESYNC_INTRTR0_IN_27 | TIMESYNC_INTRTR0 | Pulse | IEP1 sync event 0 | |
PRU_ICSSG0_PR1_EDC1_SYNC1_OUT_0 | TIMESYNC_INTRTR0_IN_28 | TIMESYNC_INTRTR0 | Pulse | IEP1 sync event 1 | |
PINFUNCTION_PRG0_IEP0_EDC_LATCH_IN0IN_PRG0_IEP0_EDC_LATCH_IN0_0 | TIMESYNC_INTRTR0_IN_4 | TIMESYNC_INTRTR0 | Pulse | EDC0 Latch 0 input event (I/O pin) | |
PINFUNCTION_PRG0_IEP0_EDC_LATCH_IN1IN_PRG0_IEP0_EDC_LATCH_IN1_0 | TIMESYNC_INTRTR0_IN_5 | TIMESYNC_INTRTR0 | Pulse | EDC0 Latch 1 input event (I/O pin) | |
PINFUNCTION_PRG0_IEP1_EDC_LATCH_IN0IN_PRG0_IEP1_EDC_LATCH_IN0_0 | TIMESYNC_INTRTR0_IN_6 | TIMESYNC_INTRTR0 | Pulse | EDC1 Latch 0 input event (I/O pin) | |
PINFUNCTION_PRG0_IEP1_EDC_LATCH_IN1IN_PRG0_IEP1_EDC_LATCH_IN1_0 | TIMESYNC_INTRTR0_IN_7 | TIMESYNC_INTRTR0 | Pulse | EDC1 Latch 1 input event (I/O pin) | |
PRU_ICSSG1 | PRU_ICSSG1_PR1_EDC0_SYNC0_OUT_0 | TIMESYNC_INTRTR0_IN_29 | TIMESYNC_INTRTR0 | Pulse | IEP0 sync event 0 |
PRU_ICSSG1_PR1_EDC0_SYNC1_OUT_0 | TIMESYNC_INTRTR0_IN_30 | TIMESYNC_INTRTR0 | Pulse | IEP0 sync event 1 | |
PRU_ICSSG1_PR1_EDC1_SYNC0_OUT_0 | TIMESYNC_INTRTR0_IN_31 | TIMESYNC_INTRTR0 | Pulse | IEP1 sync event 0 | |
PRU_ICSSG1_PR1_EDC1_SYNC1_OUT_0 | TIMESYNC_INTRTR0_IN_32 | TIMESYNC_INTRTR0 | Pulse | IEP1 sync event 1 | |
PINFUNCTION_PRG1_IEP0_EDC_LATCH_IN0IN_PRG1_IEP0_EDC_LATCH_IN0_0 | TIMESYNC_INTRTR0_IN_8 | TIMESYNC_INTRTR0 | Pulse | EDC0 Latch 0 input event (I/O pin) | |
PINFUNCTION_PRG1_IEP0_EDC_LATCH_IN1IN_PRG1_IEP0_EDC_LATCH_IN1_0 | TIMESYNC_INTRTR0_IN_9 | TIMESYNC_INTRTR0 | Pulse | EDC0 Latch 1 input event (I/O pin) | |
PINFUNCTION_PRG1_IEP1_EDC_LATCH_IN0IN_PRG1_IEP1_EDC_LATCH_IN0_0 | TIMESYNC_INTRTR0_IN_10 | TIMESYNC_INTRTR0 | Pulse | EDC1 Latch 0 input event (I/O pin) | |
PINFUNCTION_PRG1_IEP1_EDC_LATCH_IN1IN_PRG1_IEP1_EDC_LATCH_IN1_0 | TIMESYNC_INTRTR0_IN_11 | TIMESYNC_INTRTR0 | Pulse | EDC1 Latch 1 input event (I/O pin) |