SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Domain Instance | Domain Input | Input/ MUX | DCCCLKSRC0/ DCCCLKSRC1 Value | Source Instance | Source Interface | Clock Source |
---|---|---|---|---|---|---|
DCC0 | dcc_input00_clk | 0 | 0 | GLUELOGIC_HFOSC0_CLOCKLOSS_DETECTION | HFOSC0_CLKOUT | HFOSC0_CLKOUT |
DCC0 | dcc_input01_clk | 0 | 1 | PINFUNCTION_EXT_REFCLK1in | EXT_REFCLK1 | EXT_REFCLK1 |
DCC0 | dcc_input02_clk | 0 | 2 | GLUELOGIC_RCOSC | CLKOUT | CLK_12M_RC |
DCC0 | dcc_input03_clk | 0 | 3 | PLLCTRL0 | FICLK | main_SYSCLK0/4 |
DCC0 | dcc_input10_clk | 1 | 0 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/2 |
DCC0 | dcc_clksrc0_clk | 1 | 1 | hsdiv4_16fft_main_0 | hsdivout1_clk | MAIN_PLL0_HSDIV1_CLKOUT |
DCC0 | dcc_clksrc1_clk | 1 | 2 | hsdiv4_16fft_main_0 | hsdivout2_clk | MAIN_PLL0_HSDIV2_CLKOUT |
DCC0 | dcc_clksrc2_clk | 1 | 3 | hsdiv4_16fft_main_0 | hsdivout3_clk | MAIN_PLL0_HSDIV3_CLKOUT |
DCC0 | dcc_clksrc3_clk | 1 | 4 | hsdiv4_16fft_main_0 | hsdivout4_clk | MAIN_PLL0_HSDIV4_CLKOUT |
DCC0 | dcc_clksrc4_clk | 1 | 5 | GLUELOGIC_HFOSC0_CLOCKLOSS_DETECTION | HFOSC0_CLKOUT | HFOSC0_CLKOUT |
DCC0 | dcc_clksrc5_clk | 1 | 6 | PINFUNCTION_EXT_REFCLK1in | EXT_REFCLK1 | EXT_REFCLK1 |
DCC0 | dcc_clksrc6_clk | 1 | 7 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0 |
DCC0 | dcc_clksrc7_clk | 1 | 8 | postdiv4_16ff_main_2 | hsdivout8_clk | MAIN_PLL2_HSDIV8_CLKOUT |
DCC0 | vbus_clk | 1 | 9 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
Domain Instance | Domain Input | Input/ MUX | DCCCLKSRC0/ DCCCLKSRC1 Value | Source Instance | Source Interface | Clock Source |
---|---|---|---|---|---|---|
DCC1 | dcc_input00_clk | 0 | 0 | GLUELOGIC_HFOSC0_CLOCKLOSS_DETECTION | HFOSC0_CLKOUT | HFOSC0_CLKOUT |
DCC1 | dcc_input01_clk | 0 | 1 | PINFUNCTION_EXT_REFCLK1in | EXT_REFCLK1 | EXT_REFCLK1 |
DCC1 | dcc_input02_clk | 0 | 2 | GLUELOGIC_RCOSC | CLKOUT | CLK_12M_RC |
DCC1 | dcc_input03_clk | 0 | 3 | PLLCTRL0 | FICLK | main_SYSCLK0/4 |
DCC1 | dcc_input10_clk | 1 | 0 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
DCC1 | dcc_clksrc0_clk | 1 | 1 | postdiv4_16ff_main_0 | hsdivout5_clk | MAIN_PLL0_HSDIV5_CLKOUT |
DCC1 | dcc_clksrc1_clk | 1 | 2 | postdiv4_16ff_main_0 | hsdivout6_clk | MAIN_PLL0_HSDIV6_CLKOUT |
DCC1 | dcc_clksrc2_clk | 1 | 3 | postdiv4_16ff_main_0 | hsdivout7_clk | MAIN_PLL0_HSDIV7_CLKOUT |
DCC1 | dcc_clksrc3_clk | 1 | 4 | hsdiv4_16fft_main_1 | hsdivout1_clk | MAIN_PLL1_HSDIV1_CLKOUT |
DCC1 | dcc_clksrc4_clk | 1 | 5 | postdiv4_16ff_main_0 | hsdivout9_clk | MAIN_PLL0_HSDIV9_CLKOUT |
DCC1 | dcc_clksrc5_clk | 1 | 6 | hsdiv4_16fft_main_1 | hsdivout0_clk | MAIN_PLL1_HSDIV0_CLKOUT |
DCC1 | dcc_clksrc6_clk | 1 | 7 | GLUELOGIC_RCOSC | CLKOUT | CLK_12M_RC |
DCC1 | dcc_clksrc7_clk | 1 | 8 | hsdiv4_16fft_main_1 | hsdivout2_clk | MAIN_PLL1_HSDIV2_CLKOUT |
DCC1 | vbus_clk | 1 | 9 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
Domain Instance | Domain Input | Input/ MUX | DCCCLKSRC0/ DCCCLKSRC1 Value | Source Instance | Source Interface | Clock Source |
---|---|---|---|---|---|---|
DCC2 | dcc_input00_clk | 0 | 0 | GLUELOGIC_HFOSC0_CLOCKLOSS_DETECTION | HFOSC0_CLKOUT | HFOSC0_CLKOUT |
DCC2 | dcc_input01_clk | 0 | 1 | PINFUNCTION_EXT_REFCLK1in | EXT_REFCLK1 | EXT_REFCLK1 |
DCC2 | dcc_input02_clk | 0 | 2 | GLUELOGIC_RCOSC | CLKOUT | CLK_12M_RC |
DCC2 | dcc_input03_clk | 0 | 3 | PLLCTRL0 | FICLK | main_SYSCLK0/4 |
DCC2 | dcc_input10_clk | 1 | 0 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
DCC2 | dcc_clksrc0_clk | 1 | 1 | hsdiv4_16fft_main_1 | hsdivout3_clk | MAIN_PLL1_HSDIV3_CLKOUT |
DCC2 | dcc_clksrc1_clk | 1 | 2 | hsdiv1_16fft_main_14 | hsdivout0_clk | MAIN_PLL14_HSDIV0_CLKOUT/2 |
DCC2 | dcc_clksrc2_clk | 1 | 3 | postdiv1_16fft_main_1 | hsdivout5_clk | MAIN_PLL1_HSDIV5_CLKOUT |
DCC2 | dcc_clksrc3_clk | 1 | 4 | postdiv1_16fft_main_1 | hsdivout6_clk | MAIN_PLL1_HSDIV6_CLKOUT |
DCC2 | dcc_clksrc4_clk | 1 | 5 | hsdiv4_16fft_main_2 | hsdivout0_clk | MAIN_PLL2_HSDIV0_CLKOUT |
DCC2 | dcc_clksrc5_clk | 1 | 6 | hsdiv1_16fft_main_14 | hsdivout1_clk | MAIN_PLL14_HSDIV1_CLKOUT/2 |
DCC2 | dcc_clksrc6_clk | 1 | 7 | hsdiv4_16fft_main_2 | hsdivout2_clk | MAIN_PLL2_HSDIV2_CLKOUT |
DCC2 | dcc_clksrc7_clk | 1 | 8 | PINFUNCTION_PRG1_RGMII2_RXCin | PRG1_RGMII2_RXC | PRG1_RGMII2_RXC |
DCC2 | vbus_clk | 1 | 9 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
Domain Instance | Domain Input | Input/ MUX | DCCCLKSRC0/ DCCCLKSRC1 Value | Source Instance | Source Interface | Clock Source |
---|---|---|---|---|---|---|
DCC3 | dcc_input00_clk | 0 | 0 | GLUELOGIC_HFOSC0_CLOCKLOSS_DETECTION | HFOSC0_CLKOUT | HFOSC0_CLKOUT |
DCC3 | dcc_input01_clk | 0 | 1 | PINFUNCTION_EXT_REFCLK1in | EXT_REFCLK1 | EXT_REFCLK1 |
DCC3 | dcc_input02_clk | 0 | 2 | GLUELOGIC_RCOSC | CLKOUT | CLK_12M_RC |
DCC3 | dcc_input03_clk | 0 | 3 | PLLCTRL0 | FICLK | main_SYSCLK0/4 |
DCC3 | dcc_input10_clk | 1 | 0 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
DCC3 | dcc_clksrc0_clk | 1 | 1 | hsdiv4_16fft_main_1 | hsdivout0_clk | MAIN_PLL1_HSDIV0_CLKOUT |
DCC3 | dcc_clksrc1_clk | 1 | 2 | postdiv4_16ff_main_2 | hsdivout5_clk | MAIN_PLL2_HSDIV5_CLKOUT |
DCC3 | dcc_clksrc2_clk | 1 | 3 | PINFUNCTION_PRG1_RGMII1_RXCin | PRG1_RGMII1_RXC | PRG1_RGMII1_RXC/2 |
DCC3 | dcc_clksrc3_clk | 1 | 4 | postdiv4_16ff_main_2 | hsdivout7_clk | MAIN_PLL2_HSDIV7_CLKOUT |
DCC3 | dcc_clksrc4_clk | 1 | 5 | postdiv4_16ff_main_2 | hsdivout6_clk | MAIN_PLL2_HSDIV6_CLKOUT |
DCC3 | dcc_clksrc5_clk | 1 | 6 | postdiv4_16ff_main_2 | hsdivout9_clk | MAIN_PLL2_HSDIV9_CLKOUT |
DCC3 | dcc_clksrc6_clk | 1 | 7 | hsdiv0_16fft_main_8 | hsdivout0_clk | MAIN_PLL8_HSDIV0_CLKOUT/4 |
DCC3 | dcc_clksrc7_clk | 1 | 8 | hsdiv0_16fft_main_12 | hsdivout0_clk | MAIN_PLL12_HSDIV0_CLKOUT |
DCC3 | vbus_clk | 1 | 9 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
Domain Instance | Domain Input | Input/ MUX | DCCCLKSRC0/ DCCCLKSRC1 Value | Source Instance | Source Interface | Clock Source |
---|---|---|---|---|---|---|
DCC4 | dcc_input00_clk | 0 | 0 | GLUELOGIC_HFOSC0_CLOCKLOSS_DETECTION | HFOSC0_CLKOUT | HFOSC0_CLKOUT |
DCC4 | dcc_input01_clk | 0 | 1 | PINFUNCTION_EXT_REFCLK1in | EXT_REFCLK1 | EXT_REFCLK1 |
DCC4 | dcc_input02_clk | 0 | 2 | GLUELOGIC_RCOSC | CLKOUT | CLK_12M_RC |
DCC4 | dcc_input03_clk | 0 | 3 | PLLCTRL0 | FICLK | main_SYSCLK0/4 |
DCC4 | dcc_input10_clk | 1 | 0 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/2 |
DCC4 | dcc_clksrc0_clk | 1 | 1 | MAIN_GPMC_FCLK_SEL | out0 | GPMC_fclk |
DCC4 | dcc_clksrc1_clk | 1 | 2 | PINFUNCTION_CPTS0_RFT_CLKin | CPTS0_RFT_CLK | CPTS_RFT_CLK |
DCC4 | dcc_clksrc2_clk | 1 | 3 | RCOSC_32KHz_GEN_DIV3 | out0 | CLK_32K |
DCC4 | dcc_clksrc3_clk | 1 | 4 | HFOSC0_32KHz_GEN_DIV8 | out0 | HFOSC0_CLKOUT_32K |
DCC4 | dcc_clksrc4_clk | 1 | 5 | PINFUNCTION_MCU_EXT_REFCLK0in | MCU_EXT_REFCLK0 | MCU_EXT_REFCLK0 |
DCC4 | dcc_clksrc5_clk | 1 | 6 | PINFUNCTION_RMII_REF_CLKin | RMII_REF_CLK | RMII_REF_CLK/4 |
DCC4 | dcc_clksrc6_clk | 1 | 7 | PINFUNCTION_RGMII1_RXCin | RGMII1_RXC | RGMII1_RXC |
DCC4 | dcc_clksrc7_clk | 1 | 8 | PINFUNCTION_PRG0_RGMII1_RXCin | PRG0_RGMII1_RXC | PRG0_RGMII1_RXC/2 |
DCC4 | vbus_clk | 1 | 9 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |
Domain Instance | Domain Input | Input/ MUX | DCCCLKSRC0/ DCCCLKSRC1 Value | Source Instance | Source Interface | Clock Source |
---|---|---|---|---|---|---|
DCC5 | dcc_input00_clk | 0 | 0 | GLUELOGIC_HFOSC0_CLOCKLOSS_DETECTION | HFOSC0_CLKOUT | HFOSC0_CLKOUT |
DCC5 | dcc_input01_clk | 0 | 1 | PINFUNCTION_EXT_REFCLK1in | EXT_REFCLK1 | EXT_REFCLK1 |
DCC5 | dcc_input02_clk | 0 | 2 | GLUELOGIC_RCOSC | CLKOUT | CLK_12M_RC |
DCC5 | dcc_input03_clk | 0 | 3 | PLLCTRL0 | FICLK | main_SYSCLK0/4 |
DCC5 | dcc_input10_clk | 1 | 0 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0 |
DCC5 | dcc_clksrc0_clk | 1 | 1 | PINFUNCTION_PRG0_RGMII2_RXCin | PRG0_RGMII2_RXC | PRG0_RGMII2_RXC |
DCC5 | dcc_clksrc1_clk | 1 | 2 | PINFUNCTION_FSI_RX0_CLKin | FSI_RX0_CLK | FSI_RX0_CLK |
DCC5 | dcc_clksrc2_clk | 1 | 3 | PINFUNCTION_FSI_RX1_CLKin | FSI_RX1_CLK | FSI_RX1_CLK/2 |
DCC5 | dcc_clksrc3_clk | 1 | 4 | PINFUNCTION_FSI_RX2_CLKin | FSI_RX2_CLK | FSI_RX2_CLK |
DCC5 | dcc_clksrc4_clk | 1 | 5 | PINFUNCTION_FSI_RX3_CLKin | FSI_RX3_CLK | FSI_RX3_CLK |
DCC5 | dcc_clksrc5_clk | 1 | 6 | PINFUNCTION_FSI_RX4_CLKin | FSI_RX4_CLK | FSI_RX4_CLK |
DCC5 | dcc_clksrc6_clk | 1 | 7 | PINFUNCTION_FSI_RX5_CLKin | FSI_RX5_CLK | FSI_RX5_CLK |
DCC5 | dcc_clksrc7_clk | 1 | 8 | PINFUNCTION_PRG1_RGMII2_RXCin | PRG1_RGMII2_RXC | PRG1_RGMII2_RXC |
DCC5 | vbus_clk | 1 | 9 | PLLCTRL0 | chip_div1_clk_clk | main_SYSCLK0/4 |