SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Figure 9-19 shows the GPIOMUX_INTRTR0 integration.
Table 9-44 through Table 9-46 summarize the GPIOMUX_INTRTR0 integration.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
GPIOMUX_INTRTR0 | PSC0 | PD0 | LPSC0 | CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
GPIOMUX_INTRTR0 | GPIOMUX_INTRTR0_FICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | Module functional and interface clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
GPIOMUX_INTRTR0 | GPIOMUX_INTRTR0_RST | MOD_G_RST | LPSC0 | Module hardware reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
GPIOMUX_INTRTR0 | MAIN_GPIOMUX_INTROUTER0_OUTP_[15:0] | GICSS0_SPI_IN_[47:32] | GICSS0 | Module interrupt outputs [53:0] | Pulse |
R5FSS0_CORE0_INTR_IN_[47:32] | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_[47:32] | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_[47:32] | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_[47:32] | R5FSS1_CORE1 | ||||
MAIN_GPIOMUX_INTROUTER0_OUTP_[17:16] | DMASS0_INTAGGR_0_INTAGGR_LEVI_PEND[25:24] | DMASS0_INTAGGR_0 | |||
MAIN_GPIOMUX_INTROUTER0_OUTP_[23:18] | PRU_ICSSG0_PR1_IEP0_CAP_INTR_REQ[5:0] | PRU_ICSSG0 | |||
MAIN_GPIOMUX_INTROUTER0_OUTP_[29:24] | PRU_ICSSG0_PR1_IEP1_CAP_INTR_REQ[5:0] | PRU_ICSSG0 | |||
MAIN_GPIOMUX_INTROUTER0_OUTP_[37:30] | DMASS0_INTAGGR_0_INTAGGR_LEVI_PEND[23:16] | DMASS0_INTAGGR_0 | |||
MAIN_GPIOMUX_INTROUTER0_OUTP_[45:38] | PRU_ICSSG0_PR1_SLV_IN_[53:46] | PRU_ICSSG0 | |||
MAIN_GPIOMUX_INTROUTER0_OUTP_[53:46] | PRU_ICSSG1_PR1_SLV_IN_[53:46] | PRU_ICSSG1 |
Table 9-46 lists only the GPIOMUX_INTRTR0 interrupt outputs.