SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
A single MCU_GPIO0 module is integrated in the device MCU domain. Figure 12-56 shows the integration of MCU_GPIO0.
Table 12-112 through Table 12-115 summarize the integration of MCU_GPIO0 in the device MCU domain.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
MCU_GPIO0 | MCU_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
MCU_GPIO0 | MCU_GPIO0_FICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | MCU_GPIO0 Functional and Interface clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
MCU_GPIO0 | MCU_GPIO0_RST | MOD_G_RST | LPSC0 | MCU_GPIO0 Reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type | |
---|---|---|---|---|---|---|
MCU_GPIO0 | MCU_GPIO_INT[0:22] | MCU_GPIO_INTRTR_IN_[0:22] | MCU_GPIOMUX_INTRTR0 | MCU_GPIO0 pins[0:22] interrupt request | Pulse | |
MCU_GPIO_BANK0_INT | MCU_GPIO_INTRTR_IN_30 | MCU_GPIOMUX_INTRTR0 | MCU_GPIO0 bank0 interrupt request | Pulse | ||
MCU_GPIO_BANK1_INT | MCU_GPIO_INTRTR_IN_31 | MCU_GPIOMUX_INTRTR0 | MCU_GPIO0 bank1 interrupt request | Pulse |
GPIO interrupts are further described in Section 12.1.2.4.3, Interrupt and Event Generation.
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.