SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Table 5-839 provides the device-level view of the MAIN PSC with module associations to the clock, power, reset isolation, and voltage domains.
Table 5-840 provides the device-level view of the MCU PSC with module associations to the clock, power, reset isolation, and voltage domains.
PSC | VOLTAGE DOMAIN | POWER DOMAIN (PD) | PD INDEX | LPSC INDEX | LPSC NAME | DEFAULT STATE | RESET ISOLATION | CONNECTED MODULE(S) |
---|---|---|---|---|---|---|---|---|
MAIN | VD_CORE | GP_CORE_CTL | 0 | 0 | LPSC_MAIN_ALWAYSON | ON | NO | CMP_EVENT_INTROUTER0 |
CTRL_MMR0 | ||||||||
MAIN_GPIOMUX_INTROUTER0 | ||||||||
PLL0 | ||||||||
MAIN_SEC_MMR0 | ||||||||
TIMESYNC_EVENT_INTROUTER0 | ||||||||
PADCFG_CTRL0 | ||||||||
CPT2_AGGR0 | ||||||||
DCC[0:5] | ||||||||
DMASS0_BCDMA_0 | ||||||||
DMASS0_CBASS_0 | ||||||||
DMASS0_ECC_AGGR_0 | ||||||||
DMASS0_INTAGGR_0 | ||||||||
DMASS0_IPCSS_0 | ||||||||
DMASS0_PKTDMA_0 | ||||||||
DMASS0_PSILCFG_0 | ||||||||
DMASS0_PSILSS_0 | ||||||||
DMASS0_RINGACC_0 | ||||||||
DMASS0_SEC_PROXY_0 | ||||||||
TIMER[0:11] | ||||||||
ECAP[0:3] | ||||||||
EQEP[0:2] | ||||||||
ESM0 | ||||||||
FSIRX[0:5] | ||||||||
FSITX[0:1] | ||||||||
FSS0_FSAS_0 | ||||||||
FSS0_OSPI_0 | ||||||||
GICSS0 | ||||||||
GPIO[0:1] | ||||||||
MAIN | VD_CORE | GP_CORE_CTL | 0 | 0 | LPSC_MAIN_ALWAYSON | ON | NO | GTC0 |
EFUSE0 | ||||||||
CPTS0 | ||||||||
DDPA0 | ||||||||
EPWM[0:8] | ||||||||
VTM0 | ||||||||
MAILBOX0_MAILBOX_CLUSTER_[0:7] | ||||||||
I2C[0:3] | ||||||||
MSRAM_256K[0:7] | ||||||||
PDMA0 | ||||||||
PDMA1 | ||||||||
PSRAMECC0 | ||||||||
ROM0 | ||||||||
MCSPI[0:5] | ||||||||
SPINLOCK0 | ||||||||
TIMERMGR0 | ||||||||
UART[0:6] | ||||||||
1 | LPSC_MAIN_TEST | ON | NO | DFTSS0 | ||||
2 | LPSC_MAIN_PBIST | ON | NO | PBIST0 | ||||
PBIST1 | ||||||||
3 | LPSC_DMSC | ON | NO | |||||
4 | LPSC_MMC4B_0 | OFF | NO | MMCSD1 | ||||
5 | LPSC_MMC8B_0 | OFF | NO | MMCSD0 | ||||
6 | LPSC_USB | OFF | NO | USB0 | ||||
USB0 | ||||||||
7 | LPSC_ADC | OFF | NO | ADC0 | ||||
ADC0 | ||||||||
8 | LPSC_DEBUGSS | ON | NO | DBGSUSPENDROUTER0 | ||||
STM0 | ||||||||
DEBUGSS_WRAP0 | ||||||||
DEBUGSS0 | ||||||||
MAIN | VD_CORE | GP_CORE_CTL | 0 | 9 | LPSC_GPMC | OFF | NO | ELM0 |
GPMC0 | ||||||||
10 | LPSC_EMIF_CFG_0 | OFF | NO | DDR16SS0 | ||||
11 | LPSC_EMIF_DATA_0 | OFF | NO | |||||
12 | LPSC_MCAN_0 | OFF | NO | MCAN0 | ||||
13 | LPSC_MCAN_1 | OFF | NO | MCAN1 | ||||
14 | LPSC_SAUL | ON | NO | SA2_UL0 | ||||
15 | LPSC_SERDES_0 | OFF | NO | SERDES_10G0 | ||||
16 | LPSC_PCIe_0 | OFF | NO | PCIE0 | ||||
17 | RESERVED | OFF | NO | |||||
18 | ||||||||
19 | ||||||||
PD_A53_CLUSTER_0 | 1 | 20 | LPSC_A53_CLUSTER_0 | OFF | NO | A53SS0 | ||
A53SS0 | ||||||||
21 | LPSC_A53_CLUSTER_0_PBIST | OFF | NO | COMPUTE_CLUSTER0_PBIST_0 | ||||
PD_A53_0 | 2 | 22 | LPSC_A53_0 | OFF | NO | RTI0 | ||
A53SS0_CORE_0 | ||||||||
PD_A53_1 | 3 | 23 | LPSC_A53_1 | OFF | NO | RTI1 | ||
A53SS0_CORE_1 | ||||||||
PD_PULSAR_0 | 4 | 24 | LPSC_PULSAR_0_R5_0 | OFF | NO | R5FSS0_CORE0 | ||
RTI8 | ||||||||
25 | LPSC_PULSAR_0_R5_1 | OFF | NO | R5FSS0_CORE1 | ||||
RTI9 | ||||||||
26 | LPSC_PULSAR_PBIST_0 | OFF | NO | PBIST2 | ||||
PD_PULSAR_1 | 5 | 27 | LPSC_PULSAR_1_R5_0 | OFF | NO | R5FSS1_CORE0 | ||
RTI10 | ||||||||
28 | LPSC_PULSAR_1_R5_1 | OFF | NO | R5FSS1_CORE1 | ||||
RTI11 | ||||||||
29 | LPSC_PULSAR_PBIST_1 | OFF | NO | PBIST3 | ||||
MAIN | VD_CORE | PD_ICSSG_0 | 6 | 30 | LPSC_ICSSG_0 | OFF | YES | PRU_ICSSG0 |
PD_ICSSG_1 | 7 | 31 | LPSC_ICSSG_1 | OFF | YES | PRU_ICSSG1 | ||
RESERVED | 8 | 32 | RESERVED | OFF | YES | |||
PD_CPSW | 9 | 33 | LPSC_CPSW3G | OFF | YES | CPSW0 | ||
RESERVED | 10 | 34 | RESERVED | OFF | NO | |||
11 | 35 |
PSC | VOLTAGE DOMAIN | POWER DOMAIN (PD) | PD INDEX | LPSC INDEX | LPSC NAME | DEFAULT STATE | RESET ISOLATION | CONNECTED MODULE(S) |
---|---|---|---|---|---|---|---|---|
MCU | VD_MCUWKUP | GP_CORE_CTL_MCU | 0 | 0 | LPSC_MCU_ALWAYSON | ON | NO | MCU_CTRL_MMR0 |
MCU_MCU_GPIOMUX_INTROUTER0 | ||||||||
MCU_PLL0 | ||||||||
MCU_PADCFG_CTRL0 | ||||||||
MCU_DCC0 | ||||||||
MCU_TIMER[0:3] | ||||||||
MCU_ESM0 | ||||||||
MCU_GPIO0 | ||||||||
MCU_MCRC64_0 | ||||||||
MCU_I2C[0:1] | ||||||||
MCU_TIMEOUT0 | ||||||||
MCU_MCSPI[0:1] | ||||||||
MCU_UART[0:1] | ||||||||
1 | RESERVED | OFF | NO | |||||
2 | LPSC_MCU_TEST | ON | NO | |||||
3 | LPSC_MAIN2MCU | ON | NO | |||||
4 | LPSC_MCU2MAIN | ON | NO | |||||
5 | RESERVED | OFF | NO | |||||
6 | RESERVED | OFF | NO | |||||
PD_M4F | 1 | 7 | LPSC_M4F | OFF | NO | MCU_M4FSS0_CBASS_0 | ||
MCU_M4FSS0_CORE0 | ||||||||
MCU_M4FSS0_CORTEX_M4F_SS_0 | ||||||||
MCU_M4FSS0_DRAM_0 | ||||||||
MCU_M4FSS0_ECC_AGGR_0 | ||||||||
MCU_M4FSS0_IRAM_0 | ||||||||
MCU_M4FSS0_RAT_0 | ||||||||
MCU_RTI0 |
For information about LPSC Dependences, see Section 5.2.2.2.1.5, LPSC Dependences Overview.