SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
There is one RTI module integrated in the device MCU domain - MCU_RTI0. Figure 12-2422 shows its integration in the device.
Table 12-4616 through Table 12-4619 summarize the integration of MCU_RTI0 in device MCU domain.
The MCU_RTI0 instance is supplied by dedicated MCU_RTICLK0 clock mux.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
MCU_RTI0 | MCU_PSC0 | PD1 | LPSC7 | MCU_CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
MCU_RTI0 | MCU_RTI0_ICLK | MCU_SYSCLK0/6 | MCU_PLLCTRL0 | MCU_RTI0 Interface Clock |
MCU_RTI0_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | MCU_RTI0 Functional Clock. For more information about clock multiplexing in MCU_RTICLK0 MUX, see CTRLMMR_MCU_WWD0_CLKSEL[1-0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MCU_CLK_12M_RC | MCU_RC_OSC_12M | |||
CLK_32K |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
GTC0 | GTC_POR_RST | MOD_POR_RST | LPSC0 | Module reset. Affects counter and MMR logic. |
GTC_SYS_RST | POR_BOOT_CFG_RST | PLLCTRL0 | POR that is unstretched and not delayed by any sequential logic. Used for boot config to sample device pins. |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
MCU_RTI0 | MCU_RTI0_INTR_WWD_0 | MCU_M4FSS0_CORE0_NVIC_IN_19 | MCU_M4FSS0_CORE0 | MCU_RTI0 window watchdog violation interrupt | Pulse |
MCU_ESM0_PLS_IN_85 | MCU_ESM0 | MCU_RTI0 window watchdog violation interrupt | Pulse |
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.