SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
There are two MCSPI modules integrated in the device MCU domain - MCU_MCSPI0 and MCU_MCSPI1. Figure 12-181 shows their integration in the device.
Table 12-327 through Table 12-330 summarize the integration of MCU_MCSPI0 and MCU_MCSPI1 in device MCU domain.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
MCU_MCSPI0 | MCU_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
MCU_MCSPI1 | MCU_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
MCU_MCSPI0 | MCU_MCSPI0_ICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | MCU_MCSPI0 Interface Clock |
MCU_MCSPI0_FCLK | MCU_SYSCLK0/8 | MCU_MCSPI0 Functional Clock | ||
MCU_MCSPI1 | MCU_MCSPI1_ICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | MCU_MCSPI1 Interface Clock |
MCU_MCSPI1_FCLK | MCU_SYSCLK0/8 | MCU_MCSPI1 Functional Clock |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
MCU_MCSPI0 | MCU_MCSPI0_RST | MOD_G_RST | LPSC0 | MCU_MCSPI0 Asynchronous Reset |
MCU_MCSPI1 | MCU_MCSPI1_RST | MOD_G_RST | LPSC0 | MCU_MCSPI1 Asynchronous Reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
MCU_MCSPI0 | MCU_MCSPI0_INTR_SPI_0 | GICSS0_SPI_IN_208 | COMPUTE_CLUSTER0 | MCU_MCSPI0 Interrupt Request | Level |
MCU_M4FSS0_CORE0_NVIC_IN_22 | MCU_M4FSS0_CORE0 | MCU_MCSPI0 Interrupt Request | Level | ||
R5FSS0_CORE0_INTR_IN_208 | R5FSS0_CORE0 | MCU_MCSPI0 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_208 | R5FSS0_CORE1 | MCU_MCSPI0 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_208 | R5FSS1_CORE0 | MCU_MCSPI0 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_208 | R5FSS1_CORE1 | MCU_MCSPI0 Interrupt Request | Level | ||
PRU_ICSSG0_PR1_SLV_IN_61 | PRU_ICSSG0 | MCU_MCSPI0 Interrupt Request | Level | ||
PRU_ICSSG1_PR1_SLV_IN_61 | PRU_ICSSG1 | MCU_MCSPI0 Interrupt Request | Level | ||
MCU_MCSPI1 | MCU_MCSPI1_INTR_SPI_0 | GICSS0_SPI_IN_209 | COMPUTE_CLUSTER0 | MCU_MCSPI1 Interrupt Request | Level |
MCU_M4FSS0_CORE0_NVIC_IN_23 | MCU_M4FSS0_CORE0 | MCU_MCSPI1 Interrupt Request | Level | ||
R5FSS0_CORE0_INTR_IN_209 | R5FSS0_CORE0 | MCU_MCSPI1 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_209 | R5FSS0_CORE1 | MCU_MCSPI1 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_209 | R5FSS1_CORE0 | MCU_MCSPI1 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_209 | R5FSS1_CORE1 | MCU_MCSPI1 Interrupt Request | Level | ||
PRU_ICSSG0_PR1_SLV_IN_62 | PRU_ICSSG0 | MCU_MCSPI1 Interrupt Request | Level | ||
PRU_ICSSG1_PR1_SLV_IN_62 | PRU_ICSSG1 | MCU_MCSPI1 Interrupt Request | Level |