SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
There is one OSPI module integrated in the device MAIN domain - FSS0_OSPI0. Figure 12-1540 shows its integration in the device.
Table 12-3069 through Table 12-3072 summarize the integration of FSS0_OSPI0 in device MAIN domain.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
FSS0_OSPI0 | PSC0 | PD0 | LPSC0 | CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
FSS0_OSPI0 | OSPI0_HCLK | MAIN_SYSCLK0/2 | PLLCTRL0 | FSS0_OSPI0 data transfer clock |
OSPI0_PCLK | MAIN_SYSCLK0/2 | PLLCTRL0 | FSS0_OSPI0 configuration clock | |
OSPI0_RCLK | MAIN_PLL0_HSDIV1_CLKOUT | MAIN_PLL0_HSDIV1 | FSS0_OSPI0 Reference clock. Mux controlled by CTRLMMR_OSPI0_CLKSEL[0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR) | |
MAIN_PLL1_HSDIV5_CLKOUT | MAIN_PLL1_HSDIV5 |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
FSS0_OSPI0 | FSS0_OSPI0_RST | MOD_G_RST | LPSC0 | FSS0_OSPI0 reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
FSS0_OSPI0 | FSS0_OSPI_0_OSPI_LVL_INTR_0 | GICSS0_SPI_IN_171 | COMPUTE_CLUSTER0 | FSS0_OSPI0 interrupt | Level |
R5FSS0_CORE0_INTR_IN_171 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_171 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_171 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_171 | R5FSS1_CORE1 | ||||
FSS0_OSPI_0_OSPI_ECC_CORR_LVL_INTR_0 | ESM0_LVL_IN_11 | ESM0 | FSS0_OSPI0 ECC Aggregator correctable error interrupt | Level | |
FSS0_OSPI_0_OSPI_ECC_UNCORR_LVL_INTR_0 | ESM0_LVL_IN_74 | ESM0 | FSS0_OSPI0 ECC Aggregator uncorrectable error interrupt | Level |
OSPI interrupts are further described in Section 12.3.2.4.7, OSPI Interrupt Requests.
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.