SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
There are twelve timer modules integrated in the device MAIN domain - TIMER0 through TIMER11. Figure 12-2472 shows their integration in the device.
Each timer instance is supplied by dedicated TIMERCLKi clock mux. For TIMERi+1 the TIMERCLKi output is further muxed with the TIMERi_POTIMERPWM output.
Table 12-4713 through Table 12-4716 summarize the integration of TIMER0 through TIMER11 in device MAIN domain.
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Interconnect |
---|---|---|---|---|
TIMER0 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER1 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER2 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER3 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER4 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER5 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER6 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER7 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER8 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER9 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER10 | PSC0 | PD0 | LPSC0 | CBASS0 |
TIMER11 | PSC0 | PD0 | LPSC0 | CBASS0 |
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
---|---|---|---|---|
TIMER0 | TIMER0_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER0 Interface Clock |
TIMER0_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER0 Functional Clock. Output of multiplexor TIMERCLK0 MUX controlled by CTRLMMR_TIMER0_CLKSEL[3-0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER1 | TIMER1_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER1 Interface Clock |
TIMER1_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER1 Functional Clock. Output of multiplexor TIMERCLK1 MUX controlled by CTRLMMR_TIMER1_CLKSEL[3-0] CLK_SEL or TIMER0_POTIMERPWM in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER2 | TIMER2_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER2 Interface Clock |
TIMER2_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER2 Functional Clock. Output of multiplexor TIMERCLK2 MUX controlled by CTRLMMR_TIMER2_CLKSEL[3-0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER3 | TIMER3_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER3 Interface Clock |
TIMER3_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER3 Functional Clock. Output of multiplexor TIMERCLK3 MUX controlled by CTRLMMR_TIMER3_CLKSEL[3-0] CLK_SEL or TIMER2_POTIMERPWM in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER4 | TIMER4_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER4 Interface Clock |
TIMER4_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER4 Functional Clock. Output of multiplexor TIMERCLK4 MUX controlled by CTRLMMR_TIMER4_CLKSEL[3-0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER5 | TIMER5_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER5 Interface Clock |
TIMER5_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER5 Functional Clock. Output of multiplexor TIMERCLK5 MUX controlled by CTRLMMR_TIMER5_CLKSEL[3-0] CLK_SEL or TIMER4_POTIMERPWM in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER6 | TIMER6_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER6 Interface Clock |
TIMER6_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER6 Functional Clock. Output of multiplexor TIMERCLK6 MUX controlled by CTRLMMR_TIMER6_CLKSEL[3-0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER7 | TIMER7_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER7 Interface Clock |
TIMER7_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER7 Functional Clock. Output of multiplexor TIMERCLK7 MUX controlled by CTRLMMR_TIMER7_CLKSEL[3-0] CLK_SEL or TIMER6_POTIMERPWM in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER8 | TIMER8_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER8 Interface Clock |
TIMER8_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER8 Functional Clock. Output of multiplexor TIMERCLK8 MUX controlled by CTRLMMR_TIMER8_CLKSEL[3-0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER9 | TIMER9_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER9 Interface Clock |
TIMER9_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER9 Functional Clock. Output of multiplexor TIMERCLK9 MUX controlled by CTRLMMR_TIMER9_CLKSEL[3-0] CLK_SEL or TIMER8_POTIMERPWM in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER10 | TIMER10_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER10 Interface Clock |
TIMER10_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER10 Functional Clock. Output of multiplexor TIMERCLK10 MUX controlled by CTRLMMR_TIMER10_CLKSEL[3-0] CLK_SEL in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 | ||||
TIMER11 | TIMER11_ICLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMER11 Interface Clock |
TIMER11_FCLK | MCU_HFOSC0_CLKOUT | MCU_HFOSC0 | TIMER11 Functional Clock. Output of multiplexor TIMERCLK11 MUX controlled by CTRLMMR_TIMER11_CLKSEL[3-0] CLK_SEL or TIMER10_POTIMERPWM in Section 5.1, Control Module (CTRL_MMR). | |
MCU_HFOSC0_CLKOUT_32K | ||||
MAIN_PLL0_HSDIV7_CLKOUT | PLL0_HSDIV7 | |||
CLK_12M_RC | MCU_RC_OSC_12M | |||
MCU_EXT_REFCLK0 | I/O pin | |||
EXT_REFCLK1 | I/O pin | |||
CPTS0_RFT_CLK | I/O pin | |||
CPSW0_CPTS_RFT_CLK | I/O pin | |||
MAIN_PLL1_HSDIV3_CLKOUT | PLL1_HSDIV3 | |||
MAIN_PLL2_HSDIV6_CLKOUT | PLL2_HSDIV6 | |||
CPSW0_CPTS_GENF0 | CPSW0 | |||
CPSW0_CPTS_GENF1 | ||||
CPTS0_CPTS_GENF1_0 | CPTS0 | |||
CPTS0_CPTS_GENF2_0 | ||||
CPTS0_CPTS_GENF3_0 | ||||
CPTS0_CPTS_GENF4_0 |
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
---|---|---|---|---|
TIMER0 | TIMER0_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER0 |
TIMER1 | TIMER1_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER1 |
TIMER2 | TIMER2_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER2 |
TIMER3 | TIMER3_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER3 |
TIMER4 | TIMER4_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER4 |
TIMER5 | TIMER5_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER5 |
TIMER6 | TIMER6_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER6 |
TIMER7 | TIMER7_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER7 |
TIMER8 | TIMER8_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER8 |
TIMER9 | TIMER9_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER9 |
TIMER10 | TIMER10_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER10 |
TIMER11 | TIMER11_RST | MOD_G_RST | LPSC0 | Asyncronous Reset to TIMER11 |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
TIMER0 | TIMER0_INTR_PEND_0 | GICSS0_SPI_IN_152 | COMPUTE_CLUSTER0 | TIMER0 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_152 | R5FSS0_CORE0 | TIMER0 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_152 | R5FSS0_CORE1 | TIMER0 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_152 | R5FSS1_CORE0 | TIMER0 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_152 | R5FSS1_CORE1 | TIMER0 Interrupt Request | Level | ||
TIMER0_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_0 | TIMESYNC_INTRTR0 | TIMER0 Interrupt Request | Level | |
TIMER1 | TIMER1_INTR_PEND_0 | GICSS0_SPI_IN_153 | COMPUTE_CLUSTER0 | TIMER1 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_153 | R5FSS0_CORE0 | TIMER1 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_153 | R5FSS0_CORE1 | TIMER1 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_153 | R5FSS1_CORE0 | TIMER1 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_153 | R5FSS1_CORE1 | TIMER1 Interrupt Request | Level | ||
TIMER1_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_1 | TIMESYNC_INTRTR0 | TIMER1 Interrupt Request | Level | |
TIMER2 | TIMER2_INTR_PEND_0 | GICSS0_SPI_IN_154 | COMPUTE_CLUSTER0 | TIMER2 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_154 | R5FSS0_CORE0 | TIMER2 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_154 | R5FSS0_CORE1 | TIMER2 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_154 | R5FSS1_CORE0 | TIMER2 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_154 | R5FSS1_CORE1 | TIMER2 Interrupt Request | Level | ||
TIMER2_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_2 | TIMESYNC_INTRTR0 | TIMER2 Interrupt Request | Level | |
TIMER3 | TIMER3_INTR_PEND_0 | GICSS0_SPI_IN_155 | COMPUTE_CLUSTER0 | TIMER3 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_155 | R5FSS0_CORE0 | TIMER3 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_155 | R5FSS0_CORE1 | TIMER3 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_155 | R5FSS1_CORE0 | TIMER3 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_155 | R5FSS1_CORE1 | TIMER3 Interrupt Request | Level | ||
TIMER3_TIMER_PWM_0 | TIMESYNC_INTRTR0_IN_3 | TIMESYNC_INTRTR0 | TIMER3 Interrupt Request | Level | |
TIMER4 | TIMER4_INTR_PEND_0 | GICSS0_SPI_IN_156 | COMPUTE_CLUSTER0 | TIMER4 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_156 | R5FSS0_CORE0 | TIMER4 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_156 | R5FSS0_CORE1 | TIMER4 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_156 | R5FSS1_CORE0 | TIMER4 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_156 | R5FSS1_CORE1 | TIMER4 Interrupt Request | Level | ||
TIMER5 | TIMER5_INTR_PEND_0 | GICSS0_SPI_IN_157 | COMPUTE_CLUSTER0 | TIMER5 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_157 | R5FSS0_CORE0 | TIMER5 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_157 | R5FSS0_CORE1 | TIMER5 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_157 | R5FSS1_CORE0 | TIMER5 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_157 | R5FSS1_CORE1 | TIMER5 Interrupt Request | Level | ||
TIMER6 | TIMER6_INTR_PEND_0 | GICSS0_SPI_IN_158 | COMPUTE_CLUSTER0 | TIMER6 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_158 | R5FSS0_CORE0 | TIMER6 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_158 | R5FSS0_CORE1 | TIMER6 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_158 | R5FSS1_CORE0 | TIMER6 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_158 | R5FSS1_CORE1 | TIMER6 Interrupt Request | Level | ||
TIMER7 | TIMER7_INTR_PEND_0 | GICSS0_SPI_IN_159 | COMPUTE_CLUSTER0 | TIMER7 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_159 | R5FSS0_CORE0 | TIMER7 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_159 | R5FSS0_CORE1 | TIMER7 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_159 | R5FSS1_CORE0 | TIMER7 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_159 | R5FSS1_CORE1 | TIMER7 Interrupt Request | Level | ||
TIMER8 | TIMER8_INTR_PEND_0 | GICSS0_SPI_IN_160 | COMPUTE_CLUSTER0 | TIMER8 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_160 | R5FSS0_CORE0 | TIMER8 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_160 | R5FSS0_CORE1 | TIMER8 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_160 | R5FSS1_CORE0 | TIMER8 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_160 | R5FSS1_CORE1 | TIMER8 Interrupt Request | Level | ||
TIMER9 | TIMER9_INTR_PEND_0 | GICSS0_SPI_IN_161 | COMPUTE_CLUSTER0 | TIMER9 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_161 | R5FSS0_CORE0 | TIMER9 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_161 | R5FSS0_CORE1 | TIMER9 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_161 | R5FSS1_CORE0 | TIMER9 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_161 | R5FSS1_CORE1 | TIMER9 Interrupt Request | Level | ||
TIMER10 | TIMER10_INTR_PEND_0 | GICSS0_SPI_IN_162 | COMPUTE_CLUSTER0 | TIMER10 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_162 | R5FSS0_CORE0 | TIMER10 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_162 | R5FSS0_CORE1 | TIMER10 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_162 | R5FSS1_CORE0 | TIMER10 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_162 | R5FSS1_CORE1 | TIMER10 Interrupt Request | Level | ||
TIMER11 | TIMER11_INTR_PEND_0 | GICSS0_SPI_IN_163 | COMPUTE_CLUSTER0 | TIMER11 Interrupt Request | Level |
R5FSS0_CORE0_INTR_IN_163 | R5FSS0_CORE0 | TIMER11 Interrupt Request | Level | ||
R5FSS0_CORE1_INTR_IN_163 | R5FSS0_CORE1 | TIMER11 Interrupt Request | Level | ||
R5FSS1_CORE0_INTR_IN_163 | R5FSS1_CORE0 | TIMER11 Interrupt Request | Level | ||
R5FSS1_CORE1_INTR_IN_163 | R5FSS1_CORE1 | TIMER11 Interrupt Request | Level |
Timer interrupts are further described in Section 12.5.3.4.4, Timer Interrupts.
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.