SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Figure 10-58 below shows the integration of CMP_EVENT_INTROUTER0 in the device
CMPEVT_INTRTR0 Integration Attributes through CMPEVT_INTRTR0 Hardware Requests (Outputs) summarize the CMPEVT_INTRTR0 integration.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
CMP_EVENT_INTROUTER0 | PSC0 | GP_CORE_CTL | LPSC_MAIN_ALWAYSON | INFRA_CBASS0 |
Clocks | ||||
---|---|---|---|---|
Module Instance | Module Clock Input | Source Signal | Source | Description |
CMP_EVENT_INTROUTER0 | INTR_CLK | MAIN_SYSCLK0/4 | PLLCTRL0 | CMPEVT_INTRTR0 functional and interface clock |
Resets | ||||
---|---|---|---|---|
Module Instance | Module Reset Input | Source Signal | Source | Description |
CMP_EVENT_INTROUTER0 | CMPEVT_INTRTR0_RST | MOD_G_RST | LPSC2 | CMPEVT_INTRTR0 reset |
Module Compare Events (Outputs) | |||||
---|---|---|---|---|---|
Module Instance | Module Compare Event Output | Destination Input | Destination | Description | Type |
CMP_EVENT_INTROUTER0 | CMP_EVENT_INTROUTER0_outp_0 | GICSS0_spi_IN_48 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse |
CMP_EVENT_INTROUTER0_outp_1 | GICSS0_spi_IN_49 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_2 | GICSS0_spi_IN_50 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_3 | GICSS0_spi_IN_51 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_4 | GICSS0_spi_IN_52 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_5 | GICSS0_spi_IN_53 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_6 | GICSS0_spi_IN_54 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_7 | GICSS0_spi_IN_55 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_8 | GICSS0_spi_IN_56 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_9 | GICSS0_spi_IN_57 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_10 | GICSS0_spi_IN_58 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_11 | GICSS0_spi_IN_59 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_12 | GICSS0_spi_IN_60 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_13 | GICSS0_spi_IN_61 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_14 | GICSS0_spi_IN_62 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_15 | GICSS0_spi_IN_63 | GICSS0_SPI | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_16 | R5FSS0_CORE0_intr_IN_48 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_17 | R5FSS0_CORE0_intr_IN_49 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_18 | R5FSS0_CORE0_intr_IN_50 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_19 | R5FSS0_CORE0_intr_IN_51 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_20 | R5FSS0_CORE0_intr_IN_52 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_21 | R5FSS0_CORE0_intr_IN_53 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_22 | R5FSS0_CORE0_intr_IN_54 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_23 | R5FSS0_CORE0_intr_IN_55 | R5FSS0_CORE0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_24 | R5FSS0_CORE1_intr_IN_48 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_25 | R5FSS0_CORE1_intr_IN_49 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_26 | R5FSS0_CORE1_intr_IN_50 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_27 | R5FSS0_CORE1_intr_IN_51 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_28 | R5FSS0_CORE1_intr_IN_52 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_29 | R5FSS0_CORE1_intr_IN_53 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_30 | R5FSS0_CORE1_intr_IN_54 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_31 | R5FSS0_CORE1_intr_IN_55 | R5FSS0_CORE1 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_32 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_0 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_33 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_1 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_34 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_2 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_35 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_3 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_36 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_4 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_37 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_5 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_38 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_6 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_39 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_7 | DMASS0_INTAGGR_0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_40 | GLUELOGIC_EPWM0_SYNC_MUXGLUE_INPUT3_IN_0 | GLUELOGIC_EPWM0 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_41 | GLUELOGIC_EPWM3_SYNC_MUXGLUE_INPUT3_IN_0 | GLUELOGIC_EPWM3 | CMP_EVENT_INTROUTER0 interrupt request | pulse | |
CMP_EVENT_INTROUTER0_outp_42 | GLUELOGIC_EPWM6_SYNC_MUXGLUE_INPUT3_IN_0 | GLUELOGIC_EPWM6 | CMP_EVENT_INTROUTER0 interrupt request | pulse |
Module Compare Events (Inputs) | ||
---|---|---|
Module Instance | Module Compare Input | Compare Event Sources |
CMP_EVENT_INTROUTER0 | CMPEVT_INTRTR0_IN_[0:82] | See Section 9.5.1 for mapping of compare events to CMPEVT_INTRTR0 inputs |
For more information on the interconnects, see System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Device Configuration.