Figure 12-1314 shows the FSS block diagram.
FSS Blocks:
- CBASS0: The CBASS0 interconnect allows
FSS to communicate with the device modules and subsystems.
- Data Interface: It is 64-bit
data/32-bit address multi issue data interface with coherent in-band bypass. It provides
accessibility to the FSS0_OSPI0.
- Config Interface: It is used for
configuration of the memory mapped registers within the FSS.
- Interface Clock and Reset:
- For more information, see Table 12-2604, FSS0 Clocks and Resets.
- For more information, see Table 12-3070, FSS0_OSPI
Clocks and Resets.
- Interrupts: For more information, see
Table 12-3072, FSS0_OSPI Hardware Requests.
- Memory Mapped Registers: This block
includes the FSS registers. The configuration of these registers defines which FSS
features are used. For more information, see FSS Registers.
- FSS0_OSPI0: For more information about
OSPI, please see Section 12.3.2, Octal Serial Peripheral Interface (OSPI).
- FSS0_OSPI0 I/O Pins: For more
information, see Table 12-3067.