SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
This section describes MCU_CTRL_MMR0 and MCU_PADCFG_CTRL0_CFG0 integration in the device, including information about clocks, resets, and hardware requests.
One MCU_CTRL_MMR0 and one MCU_PADCFG_CTRL0_CFG0 modules are integrated in the device MCU domain. Figure 5-260 shows their integration.
Table 5-539 through Table 5-541 summarize the integration of the MCU_CTRL_MMR0 and MCU_PADCFG_CTRL0_CFG0 modules in the device MCU domain.
Module Instance | Attributes | ||||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | ||
MCU_CTRL_MMR0 MCU_PADCFG_CTRL0_CFG0 | MCU_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
MCU_CTRL_MMR0 | MCU_CTRL_MMR0_FICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | Functional and interface clock for the MCU_CTRL_MMR0 module with frequency equal to MCU_SYSCLK0 divided by 4. |
MCU_PADCFG_CTRL0_CFG0 | MCU_PADCFG_CTRL0_CFG0_FICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | Functional and interface clock for the MCU_PADCFG_CTRL0_CFG0 module with frequency equal to MCU_SYSCLK0 divided by 4. |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
MCU_CTRL_MMR0 | MCU_CTRL_MMR0_RST | MOD_G_RST | LPSC0 | Module level main reset |
MCU_CTRL_MMR0_POR_RST | MOD_POR_RST | LPSC0 | Module power-on reset | |
MCU_PADCFG_CTRL0_CFG0 | MCU_PADCFG_CTRL0_CFG0_RST | MOD_G_RST | LPSC0 | Module level main reset |
MCU_PADCFG_CTRL0_CFG0_POR_RST | MOD_POR_RST | LPSC0 | Module power-on reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCU_CTRL_MMR0 | MCU_CTRL_MMR0_ACCESS_ERR_0 | MCU_M4FSS0_CORE0_NVIC_IN_61 | MCU_M4FSS0 | Interrupt indicating protection, addressing, lock violation. | Level |
GICSS0_SPI_IN_130 | GICSS0 | ||||
R5FSS0_CORE0_INTR_IN_130 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_130 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_130 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_130 | R5FSS1_CORE1 | ||||
MCU_PADCFG_CTRL0_CFG0 | MCU_PADCFG_CTRL0_ACCESS_ERR_0 | MCU_M4FSS0_CORE0_NVIC_IN_60 | MCU_M4FSS0 | Interrupt indicating protection, addressing, lock violation. | Level |
GICSS0_SPI_IN_132 | GICSS0 | ||||
R5FSS0_CORE0_INTR_IN_132 | R5FSS0_CORE0 | ||||
R5FSS0_CORE1_INTR_IN_132 | R5FSS0_CORE1 | ||||
R5FSS1_CORE0_INTR_IN_132 | R5FSS1_CORE0 | ||||
R5FSS1_CORE1_INTR_IN_132 | R5FSS1_CORE1 | ||||
DMA Events | |||||
Module Instance | Module DMA Event | Destination DMA Event Input | Destination | Description | Type |
MCU_CTRL_MMR0 | - | - | - | - | - |
MCU_PADCFG_CTRL0_CFG0 | - | - | - | - | - |
For more information about MCU_CTRL_MMR0_ACCESS_ERR_0 and MCU_PADCFG_CTRL0_ACCESS_ERR_0, see Section 5.1.2.3.1.3.
For more information on the interconnects, see Chapter 3, System Interconnect.
For more information on the power, reset and clock management, see the corresponding sections within Chapter 5, Device Configuration.
For more information on the device interrupt controllers, see Section 9.2, Interrupt Controllers.