SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Table 9-60 shows the mapping of events to the GICSS0 SPI inputs. SPI events may be mapped by the GICSS0 to signal any (or both) of the A53 cores integrated in the Compute Cluster.
SPI events may be configured by software for either level (default) or pulse operation.
SPI events represent events 32-256 of each A53 core.
Interrupt Input Line | Interrupt ID | Source Interrupt |
---|---|---|
GICSS0_SPI_IN_32 | 32 | MAIN_GPIOMUX_INTROUTER0_OUTP_0 |
GICSS0_SPI_IN_33 | 33 | MAIN_GPIOMUX_INTROUTER0_OUTP_1 |
GICSS0_SPI_IN_34 | 34 | MAIN_GPIOMUX_INTROUTER0_OUTP_2 |
GICSS0_SPI_IN_35 | 35 | MAIN_GPIOMUX_INTROUTER0_OUTP_3 |
GICSS0_SPI_IN_36 | 36 | MAIN_GPIOMUX_INTROUTER0_OUTP_4 |
GICSS0_SPI_IN_37 | 37 | MAIN_GPIOMUX_INTROUTER0_OUTP_5 |
GICSS0_SPI_IN_38 | 38 | MAIN_GPIOMUX_INTROUTER0_OUTP_6 |
GICSS0_SPI_IN_39 | 39 | MAIN_GPIOMUX_INTROUTER0_OUTP_7 |
GICSS0_SPI_IN_40 | 40 | MAIN_GPIOMUX_INTROUTER0_OUTP_8 |
GICSS0_SPI_IN_41 | 41 | MAIN_GPIOMUX_INTROUTER0_OUTP_9 |
GICSS0_SPI_IN_42 | 42 | MAIN_GPIOMUX_INTROUTER0_OUTP_10 |
GICSS0_SPI_IN_43 | 43 | MAIN_GPIOMUX_INTROUTER0_OUTP_11 |
GICSS0_SPI_IN_44 | 44 | MAIN_GPIOMUX_INTROUTER0_OUTP_12 |
GICSS0_SPI_IN_45 | 45 | MAIN_GPIOMUX_INTROUTER0_OUTP_13 |
GICSS0_SPI_IN_46 | 46 | MAIN_GPIOMUX_INTROUTER0_OUTP_14 |
GICSS0_SPI_IN_47 | 47 | MAIN_GPIOMUX_INTROUTER0_OUTP_15 |
GICSS0_SPI_IN_48 | 48 | CMPEVENT_INTROUTER0_OUTP_0 |
GICSS0_SPI_IN_49 | 49 | CMPEVENT_INTROUTER0_OUTP_1 |
GICSS0_SPI_IN_50 | 50 | CMPEVENT_INTROUTER0_OUTP_2 |
GICSS0_SPI_IN_51 | 51 | CMPEVENT_INTROUTER0_OUTP_3 |
GICSS0_SPI_IN_52 | 52 | CMPEVENT_INTROUTER0_OUTP_4 |
GICSS0_SPI_IN_53 | 53 | CMPEVENT_INTROUTER0_OUTP_5 |
GICSS0_SPI_IN_54 | 54 | CMPEVENT_INTROUTER0_OUTP_6 |
GICSS0_SPI_IN_55 | 55 | CMPEVENT_INTROUTER0_OUTP_7 |
GICSS0_SPI_IN_56 | 56 | CMPEVENT_INTROUTER0_OUTP_8 |
GICSS0_SPI_IN_57 | 57 | CMPEVENT_INTROUTER0_OUTP_9 |
GICSS0_SPI_IN_58 | 58 | CMPEVENT_INTROUTER0_OUTP_10 |
GICSS0_SPI_IN_59 | 59 | CMPEVENT_INTROUTER0_OUTP_11 |
GICSS0_SPI_IN_60 | 60 | CMPEVENT_INTROUTER0_OUTP_12 |
GICSS0_SPI_IN_61 | 61 | CMPEVENT_INTROUTER0_OUTP_13 |
GICSS0_SPI_IN_62 | 62 | CMPEVENT_INTROUTER0_OUTP_14 |
GICSS0_SPI_IN_63 | 63 | CMPEVENT_INTROUTER0_OUTP_15 |
GICSS0_SPI_IN_64 | 64 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_0 |
GICSS0_SPI_IN_65 | 65 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_1 |
GICSS0_SPI_IN_66 | 66 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_2 |
GICSS0_SPI_IN_67 | 67 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_3 |
GICSS0_SPI_IN_68 | 68 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_4 |
GICSS0_SPI_IN_69 | 69 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_5 |
GICSS0_SPI_IN_70 | 70 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_6 |
GICSS0_SPI_IN_71 | 71 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_7 |
GICSS0_SPI_IN_72 | 72 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_8 |
GICSS0_SPI_IN_73 | 73 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_9 |
GICSS0_SPI_IN_74 | 74 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_10 |
GICSS0_SPI_IN_75 | 75 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_11 |
GICSS0_SPI_IN_76 | 76 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_12 |
GICSS0_SPI_IN_77 | 77 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_13 |
GICSS0_SPI_IN_78 | 78 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_14 |
GICSS0_SPI_IN_79 | 79 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_15 |
GICSS0_SPI_IN_80 | 80 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_16 |
GICSS0_SPI_IN_81 | 81 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_17 |
GICSS0_SPI_IN_82 | 82 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_18 |
GICSS0_SPI_IN_83 | 83 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_19 |
GICSS0_SPI_IN_84 | 84 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_20 |
GICSS0_SPI_IN_85 | 85 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_21 |
GICSS0_SPI_IN_86 | 86 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_22 |
GICSS0_SPI_IN_87 | 87 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_23 |
GICSS0_SPI_IN_88 | 88 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_24 |
GICSS0_SPI_IN_89 | 89 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_25 |
GICSS0_SPI_IN_90 | 90 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_26 |
GICSS0_SPI_IN_91 | 91 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_27 |
GICSS0_SPI_IN_92 | 92 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_28 |
GICSS0_SPI_IN_93 | 93 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_29 |
GICSS0_SPI_IN_94 | 94 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_30 |
GICSS0_SPI_IN_95 | 95 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_31 |
GICSS0_SPI_IN_96 | 96 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_32 |
GICSS0_SPI_IN_97 | 97 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_33 |
GICSS0_SPI_IN_98 | 98 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_34 |
GICSS0_SPI_IN_99 | 99 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_35 |
GICSS0_SPI_IN_100 | 100 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_36 |
GICSS0_SPI_IN_101 | 101 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_37 |
GICSS0_SPI_IN_102 | 102 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_38 |
GICSS0_SPI_IN_103 | 103 | DMASS0_INTAGGR_0_INTAGGR_VINTR_PEND_39 |
GICSS0_SPI_IN_104 | 104 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_0 |
GICSS0_SPI_IN_105 | 105 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_1 |
GICSS0_SPI_IN_106 | 106 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_2 |
GICSS0_SPI_IN_107 | 107 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_3 |
GICSS0_SPI_IN_108 | 108 | MAILBOX0_MAILBOX_CLUSTER_6_MAILBOX_CLUSTER_PEND_2 |
GICSS0_SPI_IN_109 | 109 | MAILBOX0_MAILBOX_CLUSTER_7_MAILBOX_CLUSTER_PEND_2 |
GICSS0_SPI_IN_110 | 110 | GLUELOGIC_MAINRESET_REQUEST_GLUE_MAIN_PORZ_SYNC_STRETCH_0 |
GICSS0_SPI_IN_111 | 111 | GLUELOGIC_MAINRESET_REQUEST_GLUE_MAIN_RESETZ_SYNC_STRETCH_0 |
GICSS0_SPI_IN_112 | 112 | MAILBOX0_MAILBOX_CLUSTER_2_MAILBOX_CLUSTER_PEND_2 |
GICSS0_SPI_IN_113 | 113 | MAILBOX0_MAILBOX_CLUSTER_2_MAILBOX_CLUSTER_PEND_3 |
GICSS0_SPI_IN_114 | 114 | MAILBOX0_MAILBOX_CLUSTER_3_MAILBOX_CLUSTER_PEND_2 |
GICSS0_SPI_IN_115 | 115 | MAILBOX0_MAILBOX_CLUSTER_3_MAILBOX_CLUSTER_PEND_3 |
GICSS0_SPI_IN_116 | 116 | MAILBOX0_MAILBOX_CLUSTER_4_MAILBOX_CLUSTER_PEND_2 |
GICSS0_SPI_IN_117 | 117 | MAILBOX0_MAILBOX_CLUSTER_4_MAILBOX_CLUSTER_PEND_3 |
GICSS0_SPI_IN_118 | 118 | MAILBOX0_MAILBOX_CLUSTER_5_MAILBOX_CLUSTER_PEND_2 |
GICSS0_SPI_IN_119 | 119 | MAILBOX0_MAILBOX_CLUSTER_5_MAILBOX_CLUSTER_PEND_3 |
GICSS0_SPI_IN_120 | 120 | PRU_ICSSG0_PR1_HOST_INTR_PEND_0 |
GICSS0_SPI_IN_121 | 121 | PRU_ICSSG0_PR1_HOST_INTR_PEND_1 |
GICSS0_SPI_IN_122 | 122 | PRU_ICSSG0_PR1_HOST_INTR_PEND_2 |
GICSS0_SPI_IN_123 | 123 | PRU_ICSSG0_PR1_HOST_INTR_PEND_3 |
GICSS0_SPI_IN_124 | 124 | PRU_ICSSG0_PR1_HOST_INTR_PEND_4 |
GICSS0_SPI_IN_125 | 125 | PRU_ICSSG0_PR1_HOST_INTR_PEND_5 |
GICSS0_SPI_IN_126 | 126 | PRU_ICSSG0_PR1_HOST_INTR_PEND_6 |
GICSS0_SPI_IN_127 | 127 | PRU_ICSSG0_PR1_HOST_INTR_PEND_7 |
GICSS0_SPI_IN_128 | 128 | ADC0_GEN_LEVEL_0 |
GICSS0_SPI_IN_129 | 129 | CPTS0_EVNT_PEND_0 |
GICSS0_SPI_IN_130 | 130 | MCU_CTRL_MMR0_ACCESS_ERR_0 |
GICSS0_SPI_IN_131 | 131 | PADCFG_CTRL0_ACCESS_ERR_0 |
GICSS0_SPI_IN_132 | 132 | MCU_PADCFG_CTRL0_ACCESS_ERR_0 |
GICSS0_SPI_IN_133 | 133 | GLUELOGIC_CBASS_INTR_OR_GLUE_MAIN_CBASS_AGG_ERR_INTR_0 |
GICSS0_SPI_IN_134 | 134 | CPSW0_EVNT_PEND_0 |
GICSS0_SPI_IN_135 | 135 | CPSW0_MDIO_PEND_0 |
GICSS0_SPI_IN_136 | 136 | CPSW0_STAT_PEND_0 |
GICSS0_SPI_IN_137 | 137 | CTRL_MMR0_ACCESS_ERR_0 |
GICSS0_SPI_IN_138 | 138 | GPMC0_GPMC_SINTERRUPT_0 |
GICSS0_SPI_IN_139 | 139 | MCU_I2C0_POINTRPEND_0 |
GICSS0_SPI_IN_140 | 140 | MCU_I2C1_POINTRPEND_0 |
GICSS0_SPI_IN_141 | 141 | MCSPI3_INTR_SPI_0 |
GICSS0_SPI_IN_142 | 142 | SERDES_10G0_PHY_PWR_TIMEOUT_LVL_0 |
GICSS0_SPI_IN_143 | 143 | DMSC0_CORTEX_M3_0_SEC_OUT_0 |
GICSS0_SPI_IN_144 | 144 | DMSC0_CORTEX_M3_0_SEC_OUT_1 |
GICSS0_SPI_IN_145 | 145 | ECAP0_ECAP_INT_0 |
GICSS0_SPI_IN_146 | 146 | ECAP1_ECAP_INT_0 |
GICSS0_SPI_IN_147 | 147 | ECAP2_ECAP_INT_0 |
GICSS0_SPI_IN_148 | 148 | EQEP0_EQEP_INT_0 |
GICSS0_SPI_IN_149 | 149 | EQEP1_EQEP_INT_0 |
GICSS0_SPI_IN_150 | 150 | EQEP2_EQEP_INT_0 |
GICSS0_SPI_IN_151 | 151 | DDR16SS0_DDRSS_CONTROLLER_0 |
GICSS0_SPI_IN_152 | 152 | TIMER0_INTR_PEND_0 |
GICSS0_SPI_IN_153 | 153 | TIMER1_INTR_PEND_0 |
GICSS0_SPI_IN_154 | 154 | TIMER2_INTR_PEND_0 |
GICSS0_SPI_IN_155 | 155 | TIMER3_INTR_PEND_0 |
GICSS0_SPI_IN_156 | 156 | TIMER4_INTR_PEND_0 |
GICSS0_SPI_IN_157 | 157 | TIMER5_INTR_PEND_0 |
GICSS0_SPI_IN_158 | 158 | TIMER6_INTR_PEND_0 |
GICSS0_SPI_IN_159 | 159 | TIMER7_INTR_PEND_0 |
GICSS0_SPI_IN_160 | 160 | TIMER8_INTR_PEND_0 |
GICSS0_SPI_IN_161 | 161 | TIMER9_INTR_PEND_0 |
GICSS0_SPI_IN_162 | 162 | TIMER10_INTR_PEND_0 |
GICSS0_SPI_IN_163 | 163 | TIMER11_INTR_PEND_0 |
GICSS0_SPI_IN_164 | 164 | ELM0_ELM_POROCPSINTERRUPT_LVL_0 |
GICSS0_SPI_IN_165 | 165 | MMCSD0_EMMCSS_INTR_0 |
GICSS0_SPI_IN_166 | 166 | MMCSD1_EMMCSDSS_INTR_0 |
GICSS0_SPI_IN_167 | 167 | PRU_ICSSG0_ISO_RESET_PROTCOL_ACK_0 |
GICSS0_SPI_IN_168 | 168 | PRU_ICSSG1_ISO_RESET_PROTCOL_ACK_0 |
GICSS0_SPI_IN_169 | 169 | RTI0_INTR_WWD_0 |
GICSS0_SPI_IN_170 | 170 | RTI1_INTR_WWD_0 |
GICSS0_SPI_IN_171 | 171 | FSS0_OSPI_0_OSPI_LVL_INTR_0 |
GICSS0_SPI_IN_176 | 176 | DMSC0_AES_0_HIB_PUBLIC_0 |
GICSS0_SPI_IN_177 | 177 | DDPA0_DDPA_INTR_0 |
GICSS0_SPI_IN_178 | 178 | PCIE0_PCIE_PWR_STATE_PULSE_0 |
GICSS0_SPI_IN_179 | 179 | PCIE0_PCIE_ERROR_PULSE_0 |
GICSS0_SPI_IN_180 | 180 | ESM0_ESM_INT_CFG_LVL_0 |
GICSS0_SPI_IN_181 | 181 | ESM0_ESM_INT_HI_LVL_0 |
GICSS0_SPI_IN_182 | 182 | ESM0_ESM_INT_LOW_LVL_0 |
GICSS0_SPI_IN_183 | 183 | VTM0_THERM_LVL_GT_TH1_INTR_0 |
GICSS0_SPI_IN_184 | 184 | VTM0_THERM_LVL_GT_TH2_INTR_0 |
GICSS0_SPI_IN_185 | 185 | VTM0_THERM_LVL_LT_TH0_INTR_0 |
GICSS0_SPI_IN_186 | 186 | MCAN0_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GICSS0_SPI_IN_187 | 187 | MCAN0_MCANSS_MCAN_LVL_INT_0 |
GICSS0_SPI_IN_188 | 188 | MCAN0_MCANSS_MCAN_LVL_INT_1 |
GICSS0_SPI_IN_189 | 189 | MCAN1_MCANSS_EXT_TS_ROLLOVER_LVL_INT_0 |
GICSS0_SPI_IN_190 | 190 | MCAN1_MCANSS_MCAN_LVL_INT_0 |
GICSS0_SPI_IN_191 | 191 | MCAN1_MCANSS_MCAN_LVL_INT_1 |
GICSS0_SPI_IN_192 | 192 | MCU_MCRC64_0_INT_MCRC_0 |
GICSS0_SPI_IN_193 | 193 | I2C0_POINTRPEND_0 |
GICSS0_SPI_IN_194 | 194 | I2C1_POINTRPEND_0 |
GICSS0_SPI_IN_195 | 195 | I2C2_POINTRPEND_0 |
GICSS0_SPI_IN_196 | 196 | I2C3_POINTRPEND_0 |
GICSS0_SPI_IN_197 | 197 | SA2_UL0_SECURITY_0 |
GICSS0_SPI_IN_198 | 198 | DMSC0_AES_0_HIB_SECURE_0 |
GICSS0_SPI_IN_199 | 199 | SA2_UL0_SA_UL_PKA_0 |
GICSS0_SPI_IN_200 | 200 | SA2_UL0_SA_UL_TRNG_0 |
GICSS0_SPI_IN_201 | 201 | DEBUGSS0_AQCMPINTR_LEVEL_0 |
GICSS0_SPI_IN_202 | 202 | DEBUGSS0_CTM_LEVEL_0 |
GICSS0_SPI_IN_203 | 203 | PSC0_PSC_ALLINT_0 |
GICSS0_SPI_IN_204 | 204 | MCSPI0_INTR_SPI_0 |
GICSS0_SPI_IN_205 | 205 | MCSPI1_INTR_SPI_0 |
GICSS0_SPI_IN_206 | 206 | MCSPI2_INTR_SPI_0 |
GICSS0_SPI_IN_207 | 207 | MCSPI4_INTR_SPI_0 |
GICSS0_SPI_IN_208 | 208 | MCU_MCSPI0_INTR_SPI_0 |
GICSS0_SPI_IN_209 | 209 | MCU_MCSPI1_INTR_SPI_0 |
GICSS0_SPI_IN_210 | 210 | UART0_USART_IRQ_0 |
GICSS0_SPI_IN_211 | 211 | UART1_USART_IRQ_0 |
GICSS0_SPI_IN_212 | 212 | UART2_USART_IRQ_0 |
GICSS0_SPI_IN_213 | 213 | UART3_USART_IRQ_0 |
GICSS0_SPI_IN_214 | 214 | UART4_USART_IRQ_0 |
GICSS0_SPI_IN_215 | 215 | UART5_USART_IRQ_0 |
GICSS0_SPI_IN_216 | 216 | UART6_USART_IRQ_0 |
GICSS0_SPI_IN_217 | 217 | MCU_UART0_USART_IRQ_0 |
GICSS0_SPI_IN_218 | 218 | MCU_UART1_USART_IRQ_0 |
GICSS0_SPI_IN_219 | 219 | USB0_HOST_SYSTEM_ERROR_0 |
GICSS0_SPI_IN_220 | 220 | USB0_IRQ_0 |
GICSS0_SPI_IN_221 | 221 | USB0_IRQ_1 |
GICSS0_SPI_IN_222 | 222 | USB0_IRQ_2 |
GICSS0_SPI_IN_223 | 223 | USB0_IRQ_3 |
GICSS0_SPI_IN_224 | 224 | USB0_IRQ_4 |
GICSS0_SPI_IN_225 | 225 | USB0_IRQ_5 |
GICSS0_SPI_IN_226 | 226 | USB0_IRQ_6 |
GICSS0_SPI_IN_227 | 227 | USB0_IRQ_7 |
GICSS0_SPI_IN_228 | 228 | USB0_OTGIRQ_0 |
GICSS0_SPI_IN_229 | 229 | PCIE0_PCIE_CPTS_PEND_0 |
GICSS0_SPI_IN_230 | 230 | PCIE0_PCIE_DOWNSTREAM_PULSE_0 |
GICSS0_SPI_IN_231 | 231 | PCIE0_PCIE_FLR_PULSE_0 |
GICSS0_SPI_IN_232 | 232 | PCIE0_PCIE_DPA_PULSE_0 |
GICSS0_SPI_IN_233 | 233 | PCIE0_PCIE_HOT_RESET_PULSE_0 |
GICSS0_SPI_IN_234 | 234 | PCIE0_PCIE_LEGACY_PULSE_0 |
GICSS0_SPI_IN_235 | 235 | PCIE0_PCIE_LINK_STATE_PULSE_0 |
GICSS0_SPI_IN_236 | 236 | PCIE0_PCIE_LOCAL_LEVEL_0 |
GICSS0_SPI_IN_237 | 237 | PCIE0_PCIE_PHY_LEVEL_0 |
GICSS0_SPI_IN_238 | 238 | PCIE0_PCIE_PTM_VALID_PULSE_0 |
GICSS0_SPI_IN_239 | 239 | DMSC0_DBG_AUTH_0_DEBUG_AUTH_INTR_0 |
GICSS0_SPI_IN_240 | 240 | PRU_ICSSG1_PR1_RX_SOF_INTR_REQ_0 |
GICSS0_SPI_IN_241 | 241 | PRU_ICSSG1_PR1_RX_SOF_INTR_REQ_1 |
GICSS0_SPI_IN_242 | 242 | PRU_ICSSG1_PR1_TX_SOF_INTR_REQ_0 |
GICSS0_SPI_IN_243 | 243 | PRU_ICSSG1_PR1_TX_SOF_INTR_REQ_1 |
GICSS0_SPI_IN_244 | 244 | PRU_ICSSG0_PR1_RX_SOF_INTR_REQ_0 |
GICSS0_SPI_IN_245 | 245 | PRU_ICSSG0_PR1_RX_SOF_INTR_REQ_1 |
GICSS0_SPI_IN_246 | 246 | PRU_ICSSG0_PR1_TX_SOF_INTR_REQ_0 |
GICSS0_SPI_IN_247 | 247 | PRU_ICSSG0_PR1_TX_SOF_INTR_REQ_1 |
GICSS0_SPI_IN_248 | 248 | PRU_ICSSG1_PR1_HOST_INTR_PEND_0 |
GICSS0_SPI_IN_249 | 249 | PRU_ICSSG1_PR1_HOST_INTR_PEND_1 |
GICSS0_SPI_IN_250 | 250 | PRU_ICSSG1_PR1_HOST_INTR_PEND_2 |
GICSS0_SPI_IN_251 | 251 | PRU_ICSSG1_PR1_HOST_INTR_PEND_3 |
GICSS0_SPI_IN_252 | 252 | PRU_ICSSG1_PR1_HOST_INTR_PEND_4 |
GICSS0_SPI_IN_253 | 253 | PRU_ICSSG1_PR1_HOST_INTR_PEND_5 |
GICSS0_SPI_IN_254 | 254 | PRU_ICSSG1_PR1_HOST_INTR_PEND_6 |
GICSS0_SPI_IN_255 | 255 | PRU_ICSSG1_PR1_HOST_INTR_PEND_7 |
GICSS0_SPI_IN_256 | 256 | GLUELOGIC_GLUE_EXT_INTN_OUT_0 |