SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Figure 10-57 below shows the integration of TIMESYNC_EVENT_INTRTR0 in the device
TIMESYNC_INTRTR0 Integration Attributes through TIMESYNC_INTRTR0 Hardware Requests (Outputs) summarize the TIMESYNC_INTRTR0 integration.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
TIMESYNC_EVENT_INTRTR0 | PSC0 | GP_CORE_CTL | LPSC_MAIN_ALWAYSON | INFRA_CBASS0 |
Clocks | ||||
---|---|---|---|---|
Module Instance | Module Clock Input | Source Signal | Source | Description |
TIMESYNC_EVENT_INTRTR0 | INTR_CLK | MAIN_SYSCLK0/4 | PLLCTRL0 | TIMESYNC_INTRTR0 functional and interface clock |
Resets | ||||
---|---|---|---|---|
Module Instance | Module Reset Input | Source Signal | Source | Description |
TIMESYNC_EVENT_INTRTR0 | TIMESYNC_INTRTR0_RST | MOD_G_RST | LPSC2 | TIMESYNC_INTRTR0 reset |
Module Time Sync Events (Outputs) | |||||
---|---|---|---|---|---|
Module Instance | Module Sync Output | Destination Sync Signal | Destination | Description | Type |
TIMESYNC_EVENT_INTROUTER0 | TIMESYNC_EVENT_INTROUTER0_outl_0 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_8 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level |
TIMESYNC_EVENT_INTROUTER0_outl_1 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_9 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_2 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_10 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_3 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_11 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_4 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_12 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_5 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_13 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_6 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_14 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_7 | DMASS0_INTAGGR_0_intaggr_levi_pend_IN_15 | DMASS0_INTAGGR_0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_8 | PRU_ICSSG0_pr1_edc0_latch0_in_IN_0 | PRU_ICSSG0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_9 | PRU_ICSSG0_pr1_edc0_latch1_in_IN_0 | PRU_ICSSG0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_10 | PRU_ICSSG0_pr1_edc1_latch0_in_IN_0 | PRU_ICSSG0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_11 | PRU_ICSSG0_pr1_edc1_latch1_in_IN_0 | PRU_ICSSG0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_12 | PRU_ICSSG1_pr1_edc0_latch0_in_IN_0 | PRU_ICSSG1 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_13 | PRU_ICSSG1_pr1_edc0_latch1_in_IN_0 | PRU_ICSSG1 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_14 | PRU_ICSSG1_pr1_edc1_latch0_in_IN_0 | PRU_ICSSG1 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_15 | PRU_ICSSG1_pr1_edc1_latch1_in_IN_0 | PRU_ICSSG1 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_16 | CPTS0_cpts_hw1_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_17 | CPTS0_cpts_hw2_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_18 | CPTS0_cpts_hw3_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_19 | CPTS0_cpts_hw4_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_20 | CPTS0_cpts_hw5_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_21 | CPTS0_cpts_hw6_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_22 | CPTS0_cpts_hw7_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_23 | CPTS0_cpts_hw8_push_IN_0 | CPTS0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_24 | PINFUNCTION_SYNC0_OUTout_SYNC0_OUT_IN_0 | PINFUNCTION_SYNC0_OUTout | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_25 | PINFUNCTION_SYNC1_OUTout_SYNC1_OUT_IN_0 | PINFUNCTION_SYNC1_OUTout | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_26 | PINFUNCTION_SYNC2_OUTout_SYNC2_OUT_IN_0 | PINFUNCTION_SYNC2_OUTout | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_27 | PINFUNCTION_SYNC3_OUTout_SYNC3_OUT_IN_0 | PINFUNCTION_SYNC3_OUTout | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_28 | Not Connected | ||||
TIMESYNC_EVENT_INTROUTER0_outl_29 | PCIE0_pcie_cpts_hw2_push_IN_0 | PCIE0_PCIE | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_30 | CPSW0_cpts_hw1_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_31 | CPSW0_cpts_hw2_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_32 | CPSW0_cpts_hw3_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_33 | CPSW0_cpts_hw4_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_34 | CPSW0_cpts_hw5_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_35 | CPSW0_cpts_hw6_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_36 | CPSW0_cpts_hw7_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_37 | CPSW0_cpts_hw8_push_IN_0 | CPSW0_CPTS | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_38 | GLUELOGIC_EPWM0_SYNC_MUXGLUE_INPUT2_IN_0 | GLUELOGIC_EPWM0 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_39 | GLUELOGIC_EPWM3_SYNC_MUXGLUE_INPUT2_IN_0 | GLUELOGIC_EPWM3 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level | |
TIMESYNC_EVENT_INTROUTER0_outl_40 | GLUELOGIC_EPWM6_SYNC_MUXGLUE_INPUT2_IN_0 | GLUELOGIC_EPWM6 | TIMESYNC_EVENT_INTROUTER0 interrupt request | level |
Module Time Sync Events (Inputs) | ||
---|---|---|
Module Instance | Module Sync Input | Time Sync Event Sources |
TIMESYNC_EVENT_INTRTR0 | TIMESYNC_INTRTR0_IN_[0:41] | See Section 9.5.2for mapping of time sync events to TIMESYNC_INTRTR0 inputs |
For more information on the interconnects, see System Interconnect .
For more information on the power, reset and clock management, see the corresponding sections within Device Configuration .