SPRUIM2H May 2020 – October 2023 AM2431 , AM2432 , AM2434 , AM6411 , AM6412 , AM6421 , AM6422 , AM6441 , AM6442
Figure 9-18 shows the MCU_GPIOMUX_INTRTR0 integration.
Table 9-41 through Table 9-43 summarize the MCU_GPIOMUX_INTRTR0 integration.
Module Instance | Attributes | |||
Power Sleep Controller | Power Domain | Module Domain | Interconnect | |
MCU_GPIOMUX_INTRTR0 | MCU_PSC0 | PD0 | LPSC0 | MCU_CBASS0 |
Clocks | ||||
Module Instance | Module Clock Input | Source Clock Signal | Source | Description |
MCU_GPIOMUX_INTRTR0 | MCU_GPIOMUX_INTRTR0_FICLK | MCU_SYSCLK0/4 | MCU_PLLCTRL0 | Module functional and interface clock |
Resets | ||||
Module Instance | Module Reset Input | Source Reset Signal | Source | Description |
MCU_GPIOMUX_INTRTR0 | MCU_GPIOMUX_INTRTR0_RST | MOD_G_RST | LPSC0 | Module hardware reset |
Interrupt Requests | |||||
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
MCU_GPIOMUX_INTRTR0 | MCU_MCU_GPIOMUX_INTROUTER0_OUTP_[3:0] | GICSS0_SPI_IN_[107:104] R5FSS0_CORE0_INTR_IN_[107:104] R5FSS0_CORE1_INTR_IN_[107:104] R5FSS1_CORE0_INTR_IN_[107:104] R5FSS1_CORE1_INTR_IN_[107:104] | GICSS0 R5FSS0_CORE0 R5FSS0_CORE1 R5FSS1_CORE0 R5FSS1_CORE1 | Module interrupt outputs [11:0] | Pulse |
MCU_MCU_GPIOMUX_INTROUTER0_OUTP_[7:4] | MCU_M4FSS0_CORE0_NVIC_IN_[3:0] | MCU_M4FSS0 | |||
MCU_MCU_GPIOMUX_INTROUTER0_OUTP_[11:8] | MCU_ESM0_PLS_IN_[91:88] | MCU_ESM0 |
Table 9-43 lists only the MCU_GPIOMUX_INTRTR0 interrupt outputs.