SPRUIS4E March 2022 – January 2024
Common Processor board supports two I3C headers to validate the J721E SoC’s MCU and MAIN domain I3C interfaces. Out of Two I3C headers, only the MCU I3C header J33 is populated on J721E EVM and the MAIN I3C header J32 is not populated by default. MCU_I3C0_SDA is pulled through 1K Resistor by signal MCU_I3C0_SDAPULLEN from SoC.
MAIN_I3C0_SCL and MAIN_I3C0_SDA are terminated to the I3C header using 2:1 de-muxer IC U46 on Common Processor board. The signal path is disconnected by default using resistors R192 and R193.
The mux selection is controlled by I2C GPIO Expander2 (I2C ADD# 0x22, I2C0) Port16.
Table 4-24 and Table 4-25 lists the I3C Header pinouts.
Pin No | Signal |
---|---|
1 | DGND |
2 | MCU_I3C0_SDA |
3 | MCU_I3C0_SCL |
Pin No | Signal |
---|---|
1 | DGND |
2 | MCU_I3C0_SDA |
3 | MCU_I3C0_SCL |