SPRUIV7B May 2022 – September 2023 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
This table is filled with FIFO index values. TX channels reference a starting and ending 'slot' in this table for each transfer. The actual FIFO accessed by the DMA for each slot is determined by the FIFO index stored in this table. Note: This is a single register that is shared by all TX threads.
Bits | Field | Reset | Description |
---|---|---|---|
31:28 | Entry15 | 15 | TX FIFO Index for slot 15 |
27:24 | Entry14 | 14 | TX FIFO Index for slot 14 |
23:20 | Entry13 | 13 | TX FIFO Index for slot 13 |
19:16 | Entry12 | 12 | TX FIFO Index for slot 12 |
15:12 | Entry11 | 11 | TX FIFO Index for slot 11 |
11:8 | Entry10 | 10 | TX FIFO Index for slot 10 |
7:4 | Entry9 | 9 | TX FIFO Index for slot 9 |
3:0 | Entry8 | 8 | TX FIFO Index for slot 8 |