FSS0_OSPI_0 |
FSS0_OSPI_0_ospi_ecc_corr_lvl_intr_0 |
ESM0_esm_lvl_event_IN_11 |
ESM0 |
FSS0_OSPI_0 interrupt request |
level |
FSS0_OSPI_0 |
FSS0_OSPI_0_ospi_ecc_uncorr_lvl_intr_0 |
ESM0_esm_lvl_event_IN_74 |
ESM0 |
FSS0_OSPI_0 interrupt request |
level |
FSS0_OSPI_0 |
FSS0_OSPI_0_ospi_lvl_intr_0 |
GICSS0_spi_IN_171 |
GICSS0 |
FSS0_OSPI_0 interrupt request |
level |
FSS0_OSPI_0 |
FSS0_OSPI_0_ospi_lvl_intr_0 |
ICSSM0_pr1_slv_intr_IN_26 |
ICSSM0 |
FSS0_OSPI_0 interrupt request |
level |
FSS0_OSPI_0 |
FSS0_OSPI_0_ospi_lvl_intr_0 |
R5FSS0_CORE0_intr_IN_171 |
R5FSS0_CORE0 |
FSS0_OSPI_0 interrupt request |
level |
FSS0_OSPI_0 |
FSS0_OSPI_0_ospi_lvl_intr_0 |
TIFS0_nvic_IN_224 |
TIFS0 |
FSS0_OSPI_0 interrupt request |
level |
FSS0_OSPI_0 |
FSS0_OSPI_0_ospi_lvl_intr_0 |
HSM0_nvic_IN_224 |
HSM0 |
FSS0_OSPI_0 interrupt request |
level |