SPRUIV7B May 2022 – September 2023 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
Table 5-34 summarizes the GPMC pin configuration done by ROM code for NAND boot.
Device Pin | Module Signal | Pull Enable | Pull Direction | Driver Index | Rx En/Dis | Pinmux Sel | Pad Configuration Register |
---|---|---|---|---|---|---|---|
GPMC0_AD0 | GPMC0_AD0 | Disable | NA | 0 | Enable | 0 | PADCONFIG15 |
GPMC0_AD1 | GPMC0_AD1 | Disable | NA | 0 | Enable | 0 | PADCONFIG16 |
GPMC0_AD2 | GPMC0_AD2 | Disable | NA | 0 | Enable | 0 | PADCONFIG17 |
GPMC0_AD3 | GPMC0_AD3 | Disable | NA | 0 | Enable | 0 | PADCONFIG18 |
GPMC0_AD4 | GPMC0_AD4 | Disable | NA | 0 | Enable | 0 | PADCONFIG19 |
GPMC0_AD5 | GPMC0_AD5 | Disable | NA | 0 | Enable | 0 | PADCONFIG20 |
GPMC0_AD6 | GPMC0_AD6 | Disable | NA | 0 | Enable | 0 | PADCONFIG21 |
GPMC0_AD7 | GPMC0_AD7 | Disable | NA | 0 | Enable | 0 | PADCONFIG22 |
GPMC0_ADVn_ALE | GPMC0_ADVn_ALE | Disable | NA | 0 | Disable | 0 | PADCONFIG33 |
GPMC0_OEn_Ren | GPMC0_OEn_Ren | Disable | NA | 0 | Disable | 0 | PADCONFIG34 |
GPMC0_Wen | GPMC0_Wen | Disable | NA | 0 | Disable | 0 | PADCONFIG35 |
GPMC0_BEOn_CLE | GPMC0_BEOn_CLE | Disable | NA | 0 | Disable | 0 | PADCONFIG36 |
GPMC0_WAIT0 | GPMC0_WAIT0 | Disable | NA | 0 | Enable | 0 | PADCONFIG38 |
GPMC0_CSn0 | GPMC0_CSn0 | Disable | NA | 0 | Disable | 0 | PADCONFIG42 |