SPRUIV7B May 2022 – September 2023 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
Module Instance | Power Sleep Controller | Power Domain | Module Domain | Index | Default | Controllable | dependences |
---|---|---|---|---|---|---|---|
MCU_RTI0 | WKUP_PSC0 | PD_M4F | LPSC_MCU_M4F | 6 | OFF | YES | LPSC_MCU_COMMON |
RTI0 | PSC0_PSC_0 | PD_A53_0 | LPSC_A53_0 | 45 | OFF | YES | LPSC_A53_CLUSTER_0 |
RTI1 | PSC0_PSC_0 | PD_A53_1 | LPSC_A53_1 | 46 | OFF | YES | LPSC_A53_CLUSTER_0 |
RTI15 | PSC0_PSC_0 | PD_GPU | LPSC_GPU | 49 | OFF | YES | LPSC_MAIN_IP |
RTI2 | PSC0_PSC_0 | PD_A53_2 | LPSC_A53_2 | 47 | OFF | YES | LPSC_A53_CLUSTER_0 |
RTI3 | PSC0_PSC_0 | PD_A53_3 | LPSC_A53_3 | 48 | OFF | YES | LPSC_A53_CLUSTER_0 |
WKUP_RTI0 | PSC0_PSC_0 | GP_CORE_CTL | LPSC_MAIN_DM | 1 | OFF | YES | LPSC_MAIN_ALWAYSON |
Module Instance | Source | Description |
---|---|---|
MCU_RTI0 | WKUP_PSC0 | MCU_RTI0 reset |
RTI0 | PSC0_PSC_0 | RTI0 reset |
RTI1 | PSC0_PSC_0 | RTI1 reset |
RTI15 | PSC0_PSC_0 | RTI15 reset |
RTI2 | PSC0_PSC_0 | RTI2 reset |
RTI3 | PSC0_PSC_0 | RTI3 reset |
WKUP_RTI0 | PSC0_PSC_0 | WKUP_RTI0 reset |
Module Instance | Module Interrupt Signal | Destination Interrupt Input | Destination | Description | Type |
---|---|---|---|---|---|
MCU_RTI0 | MCU_RTI0_intr_wwd_0 | MCU_M4FSS0_CORE0_nvic_IN_19 | MCU_M4FSS0_CORE0 | MCU_RTI0 interrupt request | pulse |
MCU_RTI0 | MCU_RTI0_intr_wwd_0 | WKUP_ESM0_esm_pls_event0_IN_85 | WKUP_ESM0 | MCU_RTI0 interrupt request | pulse |
MCU_RTI0 | MCU_RTI0_intr_wwd_0 | WKUP_ESM0_esm_pls_event1_IN_85 | WKUP_ESM0 | MCU_RTI0 interrupt request | pulse |
MCU_RTI0 | MCU_RTI0_intr_wwd_0 | WKUP_ESM0_esm_pls_event2_IN_85 | WKUP_ESM0 | MCU_RTI0 interrupt request | pulse |
RTI0 | RTI0_intr_wwd_0 | ESM0_esm_pls_event0_IN_160 | ESM0 | RTI0 interrupt request | pulse |
RTI0 | RTI0_intr_wwd_0 | ESM0_esm_pls_event1_IN_160 | ESM0 | RTI0 interrupt request | pulse |
RTI0 | RTI0_intr_wwd_0 | ESM0_esm_pls_event2_IN_160 | ESM0 | RTI0 interrupt request | pulse |
RTI0 | RTI0_intr_wwd_0 | GICSS0_spi_IN_252 | GICSS0 | RTI0 interrupt request | pulse |
RTI1 | RTI1_intr_wwd_0 | ESM0_esm_pls_event0_IN_161 | ESM0 | RTI1 interrupt request | pulse |
RTI1 | RTI1_intr_wwd_0 | ESM0_esm_pls_event1_IN_161 | ESM0 | RTI1 interrupt request | pulse |
RTI1 | RTI1_intr_wwd_0 | ESM0_esm_pls_event2_IN_161 | ESM0 | RTI1 interrupt request | pulse |
RTI1 | RTI1_intr_wwd_0 | GICSS0_spi_IN_253 | GICSS0 | RTI1 interrupt request | pulse |
RTI15 | RTI15_intr_wwd_0 | ESM0_esm_pls_event0_IN_162 | ESM0 | RTI15 interrupt request | pulse |
RTI15 | RTI15_intr_wwd_0 | ESM0_esm_pls_event1_IN_162 | ESM0 | RTI15 interrupt request | pulse |
RTI15 | RTI15_intr_wwd_0 | ESM0_esm_pls_event2_IN_162 | ESM0 | RTI15 interrupt request | pulse |
RTI15 | RTI15_intr_wwd_0 | GICSS0_spi_IN_178 | GICSS0 | RTI15 interrupt request | pulse |
RTI2 | RTI2_intr_wwd_0 | ESM0_esm_pls_event0_IN_177 | ESM0 | RTI2 interrupt request | pulse |
RTI2 | RTI2_intr_wwd_0 | ESM0_esm_pls_event1_IN_177 | ESM0 | RTI2 interrupt request | pulse |
RTI2 | RTI2_intr_wwd_0 | ESM0_esm_pls_event2_IN_177 | ESM0 | RTI2 interrupt request | pulse |
RTI2 | RTI2_intr_wwd_0 | GICSS0_spi_IN_254 | GICSS0 | RTI2 interrupt request | pulse |
RTI3 | RTI3_intr_wwd_0 | ESM0_esm_pls_event0_IN_178 | ESM0 | RTI3 interrupt request | pulse |
RTI3 | RTI3_intr_wwd_0 | ESM0_esm_pls_event1_IN_178 | ESM0 | RTI3 interrupt request | pulse |
RTI3 | RTI3_intr_wwd_0 | ESM0_esm_pls_event2_IN_178 | ESM0 | RTI3 interrupt request | pulse |
RTI3 | RTI3_intr_wwd_0 | GICSS0_spi_IN_255 | GICSS0 | RTI3 interrupt request | pulse |
WKUP_RTI0 | WKUP_RTI0_intr_wwd_0 | ESM0_esm_pls_event0_IN_163 | ESM0 | WKUP_RTI0 interrupt request | pulse |
WKUP_RTI0 | WKUP_RTI0_intr_wwd_0 | ESM0_esm_pls_event1_IN_163 | ESM0 | WKUP_RTI0 interrupt request | pulse |
WKUP_RTI0 | WKUP_RTI0_intr_wwd_0 | ESM0_esm_pls_event2_IN_163 | ESM0 | WKUP_RTI0 interrupt request | pulse |
WKUP_RTI0 | WKUP_RTI0_intr_wwd_0 | R5FSS0_CORE0_intr_IN_30 | R5FSS0_CORE0 | WKUP_RTI0 interrupt request | pulse |
Module Instance | Module Clock Input | Source Clock | Source Control Register | Description |
---|---|---|---|---|
MCU_RTI0 | FCLK | HFOSC0_CLKOUT | MCU_WWD0_CLKSEL[1:0] | MCU_RTI0 Functional Clock |
DEVICE_CLKOUT_32K | MCU_WWD0_CLKSEL[1:0] | |||
DEVICE_CLKOUT_32K_CTRL[1:0] | ||||
CLK_12M_RC | MCU_WWD0_CLKSEL[1:0] | |||
CLK_32K_RC | MCU_WWD0_CLKSEL[1:0] | |||
ICLK | MCU_SYSCLK0/4 | MCU_RTI0 Interface Clock | ||
RTI0 | FCLK | HFOSC0_CLKOUT | WWD0_CLKSEL[1:0] | RTI0 Functional Clock |
DEVICE_CLKOUT_32K | WWD0_CLKSEL[1:0] | |||
DEVICE_CLKOUT_32K_CTRL[1:0] | ||||
CLK_12M_RC | WWD0_CLKSEL[1:0] | |||
CLK_32K_RC | WWD0_CLKSEL[1:0] | |||
ICLK | MAIN_SYSCLK0/4 | RTI0 Interface Clock | ||
RTI1 | FCLK | HFOSC0_CLKOUT | WWD1_CLKSEL[1:0] | RTI1 Functional Clock |
DEVICE_CLKOUT_32K | WWD1_CLKSEL[1:0] | |||
DEVICE_CLKOUT_32K_CTRL[1:0] | ||||
CLK_12M_RC | WWD1_CLKSEL[1:0] | |||
CLK_32K_RC | WWD1_CLKSEL[1:0] | |||
ICLK | MAIN_SYSCLK0/4 | RTI1 Interface Clock | ||
RTI15 | FCLK | HFOSC0_CLKOUT | WWD15_CLKSEL[1:0] | RTI15 Functional Clock |
DEVICE_CLKOUT_32K | WWD15_CLKSEL[1:0] | |||
DEVICE_CLKOUT_32K_CTRL[1:0] | ||||
CLK_12M_RC | WWD15_CLKSEL[1:0] | |||
CLK_32K_RC | WWD15_CLKSEL[1:0] | |||
ICLK | MAIN_SYSCLK0/4 | RTI15 Interface Clock | ||
RTI2 | FCLK | HFOSC0_CLKOUT | WWD2_CLKSEL[1:0] | RTI2 Functional Clock |
DEVICE_CLKOUT_32K | WWD2_CLKSEL[1:0] | |||
DEVICE_CLKOUT_32K_CTRL[1:0] | ||||
CLK_12M_RC | WWD2_CLKSEL[1:0] | |||
CLK_32K_RC | WWD2_CLKSEL[1:0] | |||
ICLK | MAIN_SYSCLK0/4 | RTI2 Interface Clock | ||
RTI3 | FCLK | HFOSC0_CLKOUT | WWD3_CLKSEL[1:0] | RTI3 Functional Clock |
DEVICE_CLKOUT_32K | WWD3_CLKSEL[1:0] | |||
DEVICE_CLKOUT_32K_CTRL[1:0] | ||||
CLK_12M_RC | WWD3_CLKSEL[1:0] | |||
CLK_32K_RC | WWD3_CLKSEL[1:0] | |||
ICLK | MAIN_SYSCLK0/4 | RTI3 Interface Clock | ||
WKUP_RTI0 | FCLK | HFOSC0_CLKOUT | WKUP_WWD0_CLKSEL[1:0] | WKUP_RTI0 Functional Clock |
DEVICE_CLKOUT_32K | WKUP_WWD0_CLKSEL[1:0] | |||
DEVICE_CLKOUT_32K_CTRL[1:0] | ||||
CLK_12M_RC | WKUP_WWD0_CLKSEL[1:0] | |||
CLK_32K_RC | WKUP_WWD0_CLKSEL[1:0] | |||
ICLK | DM_CLK/4 | WKUP_CLKSEL[0:0] | WKUP_RTI0 Interface Clock |