15 Revision History
Changes from November 5, 2022 to September 8, 2023 (from Revision Initial (November 2022) to Revision B (September 2023))
- Update number of rings supported.Go
- Remove SuperSpeed as it is not supported.Go
- Remove line about internal SPI connections as it is not supported in
this device.Go
- Swap Security and Safety bits in Device ID.Go
- Remove "Start as entered in chapter" column. Remove alternating
bold text.Go
- Restructured Initiator-Side Security Controls and Firewalls
Section.Go
- Remove LED from Connectivity Table. Make debugss header
vertical.Go
- Added Table 4-40
Go
- Added Table 4-41
Go
- Updated MCASP Clocks to include AHCLKX/AHCLKR.Go
- Rename Title to GPIO0 Mapping. Add missing Table
Header.Go
- Add missing Table HeaderGo
- Rename title to MCU_GPIO0 Mapping. Add missing Table Header.Go
- Update
unsupported GPMC_A[27:0] to
GPMC_A[27:23]Go
- Add High Speed DDR to Unsupported
features.Go
- Change Camera Streaming Interface to Camera Serial
InterfaceGo
- Add Modules and Subsystems with ECC Aggregator
TableGo
- Add additional unsupported features.Go
- Reset signal only required for NOR type memories.Go
- Remove "The USB backup boot option allows
only 0.85 V core voltage" from note in USB backup
boot mode. Restriction removed.Go
- Change MSRAM to internal
RAM.Go
- Update delay from ns to us for entries 54-63.Go
- Update Voltage monitored in POK Module Overview Table:
VDDR_DDR-->VDDS_DDR, VMON_3P3_MCU-->VMON_3P3_SOC,
VMON_1P8_MCU-->VMON_1P8_SOCGo
- Add VMON Threshold TableGo
- Separate UV/OV Tables into POK Types. Add correct Configuration
Register names.Go
-
PGD
Allocation within Device Domains and PGD Integration Summary tables updated.Go
- Reset and Naming Alignment (WARMRESET->WARMRST) (DMSC->DMSC-L) (MMR0->MMR)Go
- MCU/MAIN domain nomenclature standardizationGo
- MCU/MAIN domain nomenclature standardizationGo
- CTRLMMR Register Link UpdatesGo
- Update register name to
MCU_CTRL_MMR_CFG0_MCU_OBSCLK_CTRL.Go
- Update register name to
MAIN_CTRL_MMR_CFG0_OBSCLK0_CTRLGo
- Update WKUP_CLKOUT0 Mux Diagram to remove divider. Go
- Update register bit name to CLKOUT_CTRL_WKUP_CLKOUT_SEL.Go
- Remove note to see datasheet for
RCOSC specifics.Go
- Correct Register
namesGo
- Correct REF_DIV nameGo
- Correct
register name FB_DIVGo
- Update PLL Domains for
SSMOD.Go
- Update register names.Go
- Correct _HSDIV_CTRLj[15] bitfield.Go
- Corrected some bitfield names.Go
- Added brown out note.Go
- Updated some register names.Go
- Add PLL Integer calibration enabled recommendation.Go
- added footnote for PRU MII TX pin mappingGo
- Remove Reset Isolation line.Go
- Add link to Local Interrupt
Controller.Go
- Add link to Local Interrupt Controller and Interrupt Requests
Mapping.Go
- Add link to Local Interrupt
Controller.Go
- Add link to PRUSS Environment.Go
- Remove additional numbering.Go
- Add missing
spaceGo
- Secure Proxy moved to Interprocessor Communications
Chapter.Go
- Remove TimeSync SupportGo
- Add RX State Mapping TableGo
- Add TX State Mapping TableGo
- Add BCDMA Mapping TableGo
- Update Transfer Request Packet Descriptor Layout.Go
- Update number of rings supported.Go
- Add clarification of
GPIO interrupt generation.Go
- Changed reference clock from 48MHz to 50MHz.Go
- Change clock rates.Go
- Updated Baud Rate for 192MHz Functional Clock in Subsection UARTGo
- Signal names added to UART I/O Signals TableGo
- Update Event FIFO depth from 10 to 32.Go
- Add PORT2 to TX INFO Word 3 Format, SRD_ID fieldGo
- Add Port 2 to RX INFO Word 2, TO_PORT field.Go
- Update filter
name.Go
- Maximum bytes
supported by STIG is 16.Go
- Add 3.3V to Legacy MMC, High Speed SDR and High Speed DDR MMC
Support.Go
- IO Signals made generic for different device types.Go
- Remove 33 Ω resistor requirement from MMCi_CLK.Go
- EPWM I/O Signals Figure and Table updated to be generic for all
devices.Go
- Remove
unnecessary bold formatting from ordered
list.Go
- Added steps to Clear GTC Counter.Go
- Updated DSS features list.Go
- Change
DSS0_VP_POL_FREQ IPC/RF Note to be opposite instead of match.Go
- Added DAP APSEL TableGo