MCASP0 |
MCASP0_rec_dma_event_req_0 |
PDMA2_mcasp_main_0_rx_IN_0 |
PDMA2 |
MCASP0 interrupt request |
pulse |
MCASP0 |
MCASP0_rec_intr_pend_0 |
GICSS0_spi_IN_267 |
GICSS0 |
MCASP0 interrupt request |
level |
MCASP0 |
MCASP0_rec_intr_pend_0 |
ICSSM0_COMMON_0_pr1_slv_intr_IN_22 |
ICSSM0_COMMON_0 |
MCASP0 interrupt request |
level |
MCASP0 |
MCASP0_rec_intr_pend_0 |
TIFS0_nvic_IN_116 |
TIFS0 |
MCASP0 interrupt request |
level |
MCASP0 |
MCASP0_rec_intr_pend_0 |
HSM0_nvic_IN_116 |
HSM0 |
MCASP0 interrupt request |
level |
MCASP0 |
MCASP0_xmit_dma_event_req_0 |
PDMA2_mcasp_main_0_tx_IN_0 |
PDMA2 |
MCASP0 interrupt request |
pulse |
MCASP0 |
MCASP0_xmit_intr_pend_0 |
GICSS0_spi_IN_268 |
GICSS0 |
MCASP0 interrupt request |
level |
MCASP0 |
MCASP0_xmit_intr_pend_0 |
ICSSM0_COMMON_0_pr1_slv_intr_IN_23 |
ICSSM0_COMMON_0 |
MCASP0 interrupt request |
level |
MCASP0 |
MCASP0_xmit_intr_pend_0 |
TIFS0_nvic_IN_113 |
TIFS0 |
MCASP0 interrupt request |
level |
MCASP0 |
MCASP0_xmit_intr_pend_0 |
HSM0_nvic_IN_113 |
HSM0 |
MCASP0 interrupt request |
level |
MCASP1 |
MCASP1_rec_dma_event_req_0 |
PDMA2_mcasp_main_1_rx_IN_0 |
PDMA2 |
MCASP1 interrupt request |
pulse |
MCASP1 |
MCASP1_rec_intr_pend_0 |
GICSS0_spi_IN_269 |
GICSS0 |
MCASP1 interrupt request |
level |
MCASP1 |
MCASP1_rec_intr_pend_0 |
ICSSM0_COMMON_0_pr1_slv_intr_IN_2 |
ICSSM0_COMMON_0 |
MCASP1 interrupt request |
level |
MCASP1 |
MCASP1_rec_intr_pend_0 |
TIFS0_nvic_IN_117 |
TIFS0 |
MCASP1 interrupt request |
level |
MCASP1 |
MCASP1_rec_intr_pend_0 |
HSM0_nvic_IN_117 |
HSM0 |
MCASP1 interrupt request |
level |
MCASP1 |
MCASP1_xmit_dma_event_req_0 |
PDMA2_mcasp_main_1_tx_IN_0 |
PDMA2 |
MCASP1 interrupt request |
pulse |
MCASP1 |
MCASP1_xmit_intr_pend_0 |
GICSS0_spi_IN_270 |
GICSS0 |
MCASP1 interrupt request |
level |
MCASP1 |
MCASP1_xmit_intr_pend_0 |
ICSSM0_COMMON_0_pr1_slv_intr_IN_1 |
ICSSM0_COMMON_0 |
MCASP1 interrupt request |
level |
MCASP1 |
MCASP1_xmit_intr_pend_0 |
TIFS0_nvic_IN_114 |
TIFS0 |
MCASP1 interrupt request |
level |
MCASP1 |
MCASP1_xmit_intr_pend_0 |
HSM0_nvic_IN_114 |
HSM0 |
MCASP1 interrupt request |
level |
MCASP2 |
MCASP2_rec_dma_event_req_0 |
PDMA2_mcasp_main_2_rx_IN_0 |
PDMA2 |
MCASP2 interrupt request |
pulse |
MCASP2 |
MCASP2_rec_intr_pend_0 |
GICSS0_spi_IN_271 |
GICSS0 |
MCASP2 interrupt request |
level |
MCASP2 |
MCASP2_rec_intr_pend_0 |
ICSSM0_COMMON_0_pr1_slv_intr_IN_28 |
ICSSM0_COMMON_0 |
MCASP2 interrupt request |
level |
MCASP2 |
MCASP2_rec_intr_pend_0 |
TIFS0_nvic_IN_118 |
TIFS0 |
MCASP2 interrupt request |
level |
MCASP2 |
MCASP2_rec_intr_pend_0 |
HSM0_nvic_IN_118 |
HSM0 |
MCASP2 interrupt request |
level |
MCASP2 |
MCASP2_xmit_dma_event_req_0 |
PDMA2_mcasp_main_2_tx_IN_0 |
PDMA2 |
MCASP2 interrupt request |
pulse |
MCASP2 |
MCASP2_xmit_intr_pend_0 |
GICSS0_spi_IN_272 |
GICSS0 |
MCASP2 interrupt request |
level |
MCASP2 |
MCASP2_xmit_intr_pend_0 |
ICSSM0_COMMON_0_pr1_slv_intr_IN_27 |
ICSSM0_COMMON_0 |
MCASP2 interrupt request |
level |
MCASP2 |
MCASP2_xmit_intr_pend_0 |
TIFS0_nvic_IN_115 |
TIFS0 |
MCASP2 interrupt request |
level |
MCASP2 |
MCASP2_xmit_intr_pend_0 |
HSM0_nvic_IN_115 |
HSM0 |
MCASP2 interrupt request |
level |