SPRUIV7B May 2022 – September 2023 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
Input index | Interrupt Source |
---|---|
gicss0.ppi0_0.16 | not connected |
gicss0.ppi0_0.17 | not connected |
gicss0.ppi0_0.18 | compute_cluster0.ctiirq1.0 |
gicss0.ppi0_0.19 | compute_cluster0.ctiirq2.0 |
gicss0.ppi0_0.20 | compute_cluster0.ctiirq3.0 |
gicss0.ppi0_0.21 | not connected |
gicss0.ppi0_0.22 | compute_cluster0.commirq0.0 |
gicss0.ppi0_0.23 | compute_cluster0.pmuirq0.0 |
gicss0.ppi0_0.24 | compute_cluster0.ctiirq0.0 |
gicss0.ppi0_0.25 | compute_cluster0.vcpumntirq0.0 |
gicss0.ppi0_0.26 | compute_cluster0.cnthpirq0.0 |
gicss0.ppi0_0.27 | compute_cluster0.cntvirq0.0 |
gicss0.ppi0_0.28 | not connected |
gicss0.ppi0_0.29 | compute_cluster0.cntpsirq0.0 |
gicss0.ppi0_0.30 | compute_cluster0.cntpnsirq0.0 |
gicss0.ppi0_0.31 | not connected |
gicss0.ppi0_1.16 | not connected |
gicss0.ppi0_1.17 | compute_cluster0.ctiirq0.0 |
gicss0.ppi0_1.18 | not connected |
gicss0.ppi0_1.19 | compute_cluster0.ctiirq2.0 |
gicss0.ppi0_1.20 | compute_cluster0.ctiirq3.0 |
gicss0.ppi0_1.21 | not connected |
gicss0.ppi0_1.22 | compute_cluster0.commirq1.0 |
gicss0.ppi0_1.23 | compute_cluster0.pmuirq1.0 |
gicss0.ppi0_1.24 | compute_cluster0.ctiirq1.0 |
gicss0.ppi0_1.25 | compute_cluster0.vcpumntirq1.0 |
gicss0.ppi0_1.26 | compute_cluster0.cnthpirq1.0 |
gicss0.ppi0_1.27 | compute_cluster0.cntvirq1.0 |
gicss0.ppi0_1.28 | not connected |
gicss0.ppi0_1.29 | compute_cluster0.cntpsirq1.0 |
gicss0.ppi0_1.30 | compute_cluster0.cntpnsirq1.0 |
gicss0.ppi0_1.31 | not connected |
gicss0.ppi0_2.16 | not connected |
gicss0.ppi0_2.17 | compute_cluster0.ctiirq0.0 |
gicss0.ppi0_2.18 | compute_cluster0.ctiirq1.0 |
gicss0.ppi0_2.19 | not connected |
gicss0.ppi0_2.20 | compute_cluster0.ctiirq3.0 |
gicss0.ppi0_2.21 | not connected |
gicss0.ppi0_2.22 | compute_cluster0.commirq2.0 |
gicss0.ppi0_2.23 | compute_cluster0.pmuirq2.0 |
gicss0.ppi0_2.24 | compute_cluster0.ctiirq2.0 |
gicss0.ppi0_2.25 | compute_cluster0.vcpumntirq2.0 |
gicss0.ppi0_2.26 | compute_cluster0.cnthpirq2.0 |
gicss0.ppi0_2.27 | compute_cluster0.cntvirq2.0 |
gicss0.ppi0_2.28 | not connected |
gicss0.ppi0_2.29 | compute_cluster0.cntpsirq2.0 |
gicss0.ppi0_2.30 | compute_cluster0.cntpnsirq2.0 |
gicss0.ppi0_2.31 | not connected |
gicss0.ppi0_3.16 | not connected |
gicss0.ppi0_3.17 | compute_cluster0.ctiirq0.0 |
gicss0.ppi0_3.18 | compute_cluster0.ctiirq1.0 |
gicss0.ppi0_3.19 | compute_cluster0.ctiirq2.0 |
gicss0.ppi0_3.20 | not connected |
gicss0.ppi0_3.21 | not connected |
gicss0.ppi0_3.22 | compute_cluster0.commirq3.0 |
gicss0.ppi0_3.23 | compute_cluster0.pmuirq3.0 |
gicss0.ppi0_3.24 | compute_cluster0.ctiirq3.0 |
gicss0.ppi0_3.25 | compute_cluster0.vcpumntirq3.0 |
gicss0.ppi0_3.26 | compute_cluster0.cnthpirq3.0 |
gicss0.ppi0_3.27 | compute_cluster0.cntvirq3.0 |
gicss0.ppi0_3.28 | not connected |
gicss0.ppi0_3.29 | compute_cluster0.cntpsirq3.0 |
gicss0.ppi0_3.30 | compute_cluster0.cntpnsirq3.0 |
gicss0.ppi0_3.31 | not connected |
gicss0.spi.32 | gpiomux_introuter.outp.0 |
gicss0.spi.33 | gpiomux_introuter.outp.1 |
gicss0.spi.34 | gpiomux_introuter.outp.2 |
gicss0.spi.35 | gpiomux_introuter.outp.3 |
gicss0.spi.36 | gpiomux_introuter.outp.4 |
gicss0.spi.37 | gpiomux_introuter.outp.5 |
gicss0.spi.38 | gpiomux_introuter.outp.6 |
gicss0.spi.39 | gpiomux_introuter.outp.7 |
gicss0.spi.40 | gpiomux_introuter.outp.8 |
gicss0.spi.41 | gpiomux_introuter.outp.9 |
gicss0.spi.42 | gpiomux_introuter.outp.10 |
gicss0.spi.43 | gpiomux_introuter.outp.11 |
gicss0.spi.44 | gpiomux_introuter.outp.12 |
gicss0.spi.45 | gpiomux_introuter.outp.13 |
gicss0.spi.46 | gpiomux_introuter.outp.14 |
gicss0.spi.47 | gpiomux_introuter.outp.15 |
gicss0.spi.48 | cmp_event_introuter.0.outp.0 |
gicss0.spi.49 | cmp_event_introuter.0.outp.1 |
gicss0.spi.50 | cmp_event_introuter.0.outp.2 |
gicss0.spi.51 | cmp_event_introuter.0.outp.3 |
gicss0.spi.52 | cmp_event_introuter.0.outp.4 |
gicss0.spi.53 | cmp_event_introuter.0.outp.5 |
gicss0.spi.54 | cmp_event_introuter.0.outp.6 |
gicss0.spi.55 | cmp_event_introuter.0.outp.7 |
gicss0.spi.56 | cmp_event_introuter.0.outp.8 |
gicss0.spi.57 | cmp_event_introuter.0.outp.9 |
gicss0.spi.58 | cmp_event_introuter.0.outp.10 |
gicss0.spi.59 | cmp_event_introuter.0.outp.11 |
gicss0.spi.60 | cmp_event_introuter.0.outp.12 |
gicss0.spi.61 | cmp_event_introuter.0.outp.13 |
gicss0.spi.62 | cmp_event_introuter.0.outp.14 |
gicss0.spi.63 | cmp_event_introuter.0.outp.15 |
gicss0.spi.64 | dmss0.intaggr_vintr.0 |
gicss0.spi.65 | dmss0.intaggr_vintr.1 |
gicss0.spi.66 | dmss0.intaggr_vintr.2 |
gicss0.spi.67 | dmss0.intaggr_vintr.3 |
gicss0.spi.68 | dmss0.intaggr_vintr.4 |
gicss0.spi.69 | dmss0.intaggr_vintr.5 |
gicss0.spi.70 | dmss0.intaggr_vintr.6 |
gicss0.spi.71 | dmss0.intaggr_vintr.7 |
gicss0.spi.72 | dmss0.intaggr_vintr.8 |
gicss0.spi.73 | dmss0.intaggr_vintr.9 |
gicss0.spi.74 | dmss0.intaggr_vintr.10 |
gicss0.spi.75 | dmss0.intaggr_vintr.11 |
gicss0.spi.76 | dmss0.intaggr_vintr.12 |
gicss0.spi.77 | dmss0.intaggr_vintr.13 |
gicss0.spi.78 | dmss0.intaggr_vintr.14 |
gicss0.spi.79 | dmss0.intaggr_vintr.15 |
gicss0.spi.80 | dmss0.intaggr_vintr.16 |
gicss0.spi.81 | dmss0.intaggr_vintr.17 |
gicss0.spi.82 | dmss0.intaggr_vintr.18 |
gicss0.spi.83 | dmss0.intaggr_vintr.19 |
gicss0.spi.84 | dmss0.intaggr_vintr.20 |
gicss0.spi.85 | dmss0.intaggr_vintr.21 |
gicss0.spi.86 | dmss0.intaggr_vintr.22 |
gicss0.spi.87 | dmss0.intaggr_vintr.23 |
gicss0.spi.88 | dmss0.intaggr_vintr.24 |
gicss0.spi.89 | dmss0.intaggr_vintr.25 |
gicss0.spi.90 | dmss0.intaggr_vintr.26 |
gicss0.spi.91 | dmss0.intaggr_vintr.27 |
gicss0.spi.92 | dmss0.intaggr_vintr.28 |
gicss0.spi.93 | dmss0.intaggr_vintr.29 |
gicss0.spi.94 | dmss0.intaggr_vintr.30 |
gicss0.spi.95 | dmss0.intaggr_vintr.31 |
gicss0.spi.96 | dmss0.intaggr_vintr.32 |
gicss0.spi.97 | dmss0.intaggr_vintr.33 |
gicss0.spi.98 | dmss0.intaggr_vintr.34 |
gicss0.spi.99 | dmss0.intaggr_vintr.35 |
gicss0.spi.100 | dmss0.intaggr_vintr.36 |
gicss0.spi.101 | dmss0.intaggr_vintr.37 |
gicss0.spi.102 | dmss0.intaggr_vintr.38 |
gicss0.spi.103 | dmss0.intaggr_vintr.39 |
gicss0.spi.104 | gpiomux_introuter_mcu0.outp.0 |
gicss0.spi.105 | gpiomux_introuter_mcu0.outp.1 |
gicss0.spi.106 | gpiomux_introuter_mcu0.outp.2 |
gicss0.spi.107 | gpiomux_introuter_mcu0.outp.3 |
gicss0.spi.108 | mailbox1.0.mailbox_cluster0_pend.0 |
gicss0.spi.109 | mailbox1.0.mailbox_cluster0_pend.1 |
gicss0.spi.110 | mainreset_request_glue.porz_sync_stretch.0 |
gicss0.spi.111 | mainreset_request_glue.resetz_sync_stretch.0 |
gicss0.spi.112 | sa3ss_am62.0.intaggr_vintr.4 |
gicss0.spi.113 | sa3ss_am62.0.intaggr_vintr.5 |
gicss0.spi.114 | mmcsd1.emmcsdss_intr.0 |
gicss0.spi.115 | mmcsd0.emmcsdss_intr.0 |
gicss0.spi.116 | dss0.dispc_intr_req_0.0 |
gicss0.spi.117 | dss0.dispc_intr_req_1.0 |
gicss0.spi.118 | k3_gpu_axe116m.0.gpu_os_irq.0 |
gicss0.spi.119 | k3_gpu_axe116m.0.gpu_os_irq.1 |
gicss0.spi.120 | icssm0.pr1_host_intr_pend.0 |
gicss0.spi.121 | icssm0.pr1_host_intr_pend.1 |
gicss0.spi.122 | icssm0.pr1_host_intr_pend.2 |
gicss0.spi.123 | icssm0.pr1_host_intr_pend.3 |
gicss0.spi.124 | icssm0.pr1_host_intr_pend.4 |
gicss0.spi.125 | icssm0.pr1_host_intr_pend.5 |
gicss0.spi.126 | icssm0.pr1_host_intr_pend.6 |
gicss0.spi.127 | icssm0.pr1_host_intr_pend.7 |
gicss0.spi.128 | DCC_done_glue.dcc_done.0 |
gicss0.spi.129 | soc_access_err_intr_glue.out.0 |
gicss0.spi.130 | |
gicss0.spi.131 | |
gicss0.spi.132 | rtcss.wkup_0.rtc_event_pend.0 |
gicss0.spi.133 | SoC_cbass_err_intr_glue.cbass_agg_err_intr.0 |
gicss0.spi.134 | CPSW0.evnt_pend.0 |
gicss0.spi.135 | CPSW0.mdio_pend.0 |
gicss0.spi.136 | CPSW0.stat_pend.0 |
gicss0.spi.137 | |
gicss0.spi.138 | gpmc.0.gpmc_sinterrupt.0 |
gicss0.spi.139 | mshsi2c.mcu_0.pointrpend.0 |
gicss0.spi.140 | |
gicss0.spi.141 | |
gicss0.spi.142 | |
gicss0.spi.143 | sms.0.sec_out.0 |
gicss0.spi.144 | sms.0.sec_out.1 |
gicss0.spi.145 | ecap.0.ecap_int.0 |
gicss0.spi.146 | ecap.1.ecap_int.0 |
gicss0.spi.147 | ecap.2.ecap_int.0 |
gicss0.spi.148 | eqep_t2.0.eqep_int.0 |
gicss0.spi.149 | eqep_t2.1.eqep_int.0 |
gicss0.spi.150 | eqep_t2.2.eqep_int.0 |
gicss0.spi.151 | ddr16ss.ddrss_controller.0 |
gicss0.spi.152 | timer0.intr_pend.0 |
gicss0.spi.153 | timer1.intr_pend.0 |
gicss0.spi.154 | timer2.intr_pend.0 |
gicss0.spi.155 | timer3.intr_pend.0 |
gicss0.spi.156 | timer4.intr_pend.0 |
gicss0.spi.157 | timer5.intr_pend.0 |
gicss0.spi.158 | timer6.intr_pend.0 |
gicss0.spi.159 | timer7.intr_pend.0 |
gicss0.spi.160 | sa3ss_am62.0.sa_ul_pka.0 |
gicss0.spi.161 | sa3ss_am62.0.sa_ul_trng.0 |
gicss0.spi.162 | |
gicss0.spi.163 | |
gicss0.spi.164 | elm.0.elm_porocpsinterrupt_lvl.0 |
gicss0.spi.165 | mmcsd0.emmcsdss_intr.0 |
gicss0.spi.166 | mcrc64.0.int_mcrc.0 |
gicss0.spi.167 | icssm0.iso_reset_protcol_ack.0 |
gicss0.spi.168 | |
gicss0.spi.169 | |
gicss0.spi.170 | |
gicss0.spi.171 | fss0.ospi0_lvl_intr.0 |
gicss0.spi.172 | ddr16ss.ddrss_pll_freq_change_req.0 |
gicss0.spi.173 | csi_rx_if.0.csi_irq.0 |
gicss0.spi.174 | csi_rx_if.0.csi_level.0 |
gicss0.spi.175 | csi_rx_if.0.csi_err_irq.0 |
gicss0.spi.176 | sms.0.aes_sintrequest_p.0 |
gicss0.spi.177 | k3_ddpa.0.ddpa_intr.0 |
gicss0.spi.178 | rti.15.intr_wwd.0 |
gicss0.spi.179 | |
gicss0.spi.180 | esm0.esm_int_cfg_lvl.0 |
gicss0.spi.181 | esm0.esm_int_hi_lvl.0 |
gicss0.spi.182 | esm0.esm_int_low_lvl.0 |
gicss0.spi.183 | vtm.wkup_0.therm_lvl_gt_th1_intr.0 |
gicss0.spi.184 | vtm.wkup_0.therm_lvl_gt_th2_intr.0 |
gicss0.spi.185 | vtm.wkup_0.therm_lvl_lt_th0_intr.0 |
gicss0.spi.186 | mcan0.mcanss_ext_ts_rollover_lvl_int.0 |
gicss0.spi.187 | mcan0.mcanss_mcan_lvl_int.0 |
gicss0.spi.188 | mcan0.mcanss_mcan_lvl_int.1 |
gicss0.spi.189 | |
gicss0.spi.190 | |
gicss0.spi.191 | |
gicss0.spi.192 | mcrc64.mcu_0.int_mcrc.0 |
gicss0.spi.193 | mshsi2c.0.pointrpend.0 |
gicss0.spi.194 | mshsi2c.1.pointrpend.0 |
gicss0.spi.195 | mshsi2c.2.pointrpend.0 |
gicss0.spi.196 | mshsi2c.3.pointrpend.0 |
gicss0.spi.197 | mshsi2c.wkup_0.pointrpend.0 |
gicss0.spi.198 | sms.0.aes_sintrequest_s.0 |
gicss0.spi.199 | |
gicss0.spi.200 | |
gicss0.spi.201 | debugssaqcmpintr_level.0 |
gicss0.spi.202 | debugssctm_level.0 |
gicss0.spi.203 | spsc_wrap.0.psc_allint.0 |
gicss0.spi.204 | spi.0.intr_spi.0 |
gicss0.spi.205 | spi.1.intr_spi.0 |
gicss0.spi.206 | spi.2.intr_spi.0 |
gicss0.spi.207 | |
gicss0.spi.208 | spi.mcu_0.intr_spi.0 |
gicss0.spi.209 | spi.mcu_1.intr_spi.0 |
gicss0.spi.210 | usart.0.usart_irq.0 |
gicss0.spi.211 | usart.1.usart_irq.0 |
gicss0.spi.212 | usart.2.usart_irq.0 |
gicss0.spi.213 | usart.3.usart_irq.0 |
gicss0.spi.214 | usart.4.usart_irq.0 |
gicss0.spi.215 | usart.5.usart_irq.0 |
gicss0.spi.216 | usart.6.usart_irq.0 |
gicss0.spi.217 | usart.mcu_0.usart_irq.0 |
gicss0.spi.218 | usart.wkup_0.usart_irq.0 |
gicss0.spi.219 | |
gicss0.spi.220 | usb0.irq.0 |
gicss0.spi.221 | usb0.irq.1 |
gicss0.spi.222 | usb0.irq.2 |
gicss0.spi.223 | usb0.irq.3 |
gicss0.spi.224 | usb0.irq.4 |
gicss0.spi.225 | usb0.irq.5 |
gicss0.spi.226 | usb0.irq.6 |
gicss0.spi.227 | usb0.irq.7 |
gicss0.spi.228 | usb0.misc_level.0 |
gicss0.spi.229 | k3_epwm.0.epwm_etint.0 |
gicss0.spi.230 | k3_epwm.0.epwm_tripzint.0 |
gicss0.spi.231 | k3_epwm.1.epwm_etint.0 |
gicss0.spi.232 | |
gicss0.spi.233 | k3_epwm.1.epwm_tripzint.0 |
gicss0.spi.234 | k3_epwm.2.epwm_etint.0 |
gicss0.spi.235 | k3_epwm.2.epwm_tripzint.0 |
gicss0.spi.236 | |
gicss0.spi.237 | |
gicss0.spi.238 | |
gicss0.spi.239 | |
gicss0.spi.240 | |
gicss0.spi.241 | |
gicss0.spi.242 | |
gicss0.spi.243 | |
gicss0.spi.244 | icssm0.pr1_rx_sof_intr_req.0 |
gicss0.spi.245 | icssm0.pr1_rx_sof_intr_req.1 |
gicss0.spi.246 | icssm0.pr1_tx_sof_intr_req.0 |
gicss0.spi.247 | icssm0.pr1_tx_sof_intr_req.1 |
gicss0.spi.248 | |
gicss0.spi.249 | |
gicss0.spi.250 | |
gicss0.spi.251 | |
gicss0.spi.252 | rti0.intr_wwd.0 |
gicss0.spi.253 | rti1.intr_wwd.0 |
gicss0.spi.254 | rti2.intr_wwd.0 |
gicss0.spi.255 | rti3.intr_wwd.0 |
gicss0.spi.256 | Glue_ext_intn.out.0 |
gicss0.spi.257 | |
gicss0.spi.258 | usb1.irq.0 |
gicss0.spi.259 | usb1.irq.1 |
gicss0.spi.260 | usb1.irq.2 |
gicss0.spi.261 | usb1.irq.3 |
gicss0.spi.262 | usb1.irq.4 |
gicss0.spi.263 | usb1.irq.5 |
gicss0.spi.264 | usb1.irq.6 |
gicss0.spi.265 | usb1.irq.7 |
gicss0.spi.266 | usb1.misc_level.0 |
gicss0.spi.267 | mcasp.0.rec_intr_pend.0 |
gicss0.spi.268 | mcasp.0.xmit_intr_pend.0 |
gicss0.spi.269 | mcasp.1.rec_intr_pend.0 |
gicss0.spi.270 | mcasp.1.xmit_intr_pend.0 |
gicss0.spi.271 | mcasp.2.rec_intr_pend.0 |
gicss0.spi.272 | mcasp.2.xmit_intr_pend.0 |